搜索资源列表
UDP_Core
- 本人用verilog编写的UDP协议,经测试可用。-I am prepared to use verilog UDP protocol, the test is available.
FFT
- verilog 实现FFT IP核的控制,借鉴给需要学习的朋友-verilog achieve FFT IP core control, reference to the need to learn a friend
dds
- 采用verlog编写的tlc5615驱动程序,并利用了rom核实现了dds功能-Using verlog written tlc5615 driver, and use the rom-core functions to achieve a dds
USB_IP-CORE-design
- USB2.0的IP核,需要添加额外的PHY模块,使用Verilog语言编写-USB2.0 IP core, you need to add additional PHY module, using the Verilog language
Axi_mux
- The elements come from the necessity of creating generic modules, in the verification phase, for this widely used protocol. These primitives are presented as a not compiled library written in SystemC where interfaces are the core of the lib
dma_0
- SOPC系统编译的DMA的Verilog代码-DMA IP core in SOPC
can_latest.tar
- 用Verilog写的CAN协议IP核 已经验证可以使用 -CAN protocol written in Verilog IP core has been verified using
FIFOED_UART
- CAL_UART核verilog源码,带FIFO,FIFO深度可设置。-fifoed uart ip core. cal_uart.
8051core-Verilog
- 可以在FPGA上,实现80C51的软核,经过验证-In the FPGA to realize the soft-core 80C51, proven
mpci32-verilog
- 一个32BIT 33/66MHz PCI CORE,verilog 的RTL CODEs-pci ipcore writen by verilog
Manchester-Encoding-Verilog
- THIS DESIGN IS PROVIDED TO YOU “AS IS”. XILINX MAKES AND YOU RECEIVE NO WARRANTIES OR CONDITIONS, EXPRESS, IMPLIED, STATUTORY OR OTHERWISE, AND XILINX SPECIFICALLY DISCLAIMS ANY IMPLIED WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR
IP-coreincluding-VHDL-and-Verilog
- 芯片设计必须解剖的IP核(包含VHDL和Verilog代码)-The IP core chip design must anatomy (including VHDL and Verilog code)
LIP1711CORE_system_gpio
- LIP1711 GPIO System Core Verilog source code
verilog-ip-core
- verilog ip核,源代码,ethernet, video_compression_systems-verilog ip core source code, ethernet, video_compression_systems
8051core-Verilog
- 用verilog在FPGA内部实现8051内核,超好、超难找的资料!共享出来!-Verilog FPGA internal 8051 core, super, super hard to find! Shared out!
ARM-Verilog-HDL-IP-CORE
- ARM处理器的IP核,用verilog编写的,对处理器和相关的CPU架构知识有很大帮助。-ARM processor IP core, written in verilog processor and CPU architecture knowledge.
Altera-SDRAM_controller-IP-CORE
- ALTRA官方提供的SDRAM的控制内核,VHDL和VERILOG版本都有,希望对大家有用-The ALTRA official SDRAM control kernel, VHDL and VERILOG version have the hope that useful
verilog
- it is xilinx SDR SDRAM controller core
8051core-Verilog
- Verilog实现8051 core.基本可用,基于Altera硬件平台实际验证通过。-how to implement 8051 core via verilog.
CORE-8051
- 8051核的VERILOG实现,适合于学习,包括模块程序,测试程序和说明文档。-The 8051 nuclear Verilog achieved suitable for learning, including the module procedures, test procedures, and documentation.