搜索资源列表
二阶锁相环设计中环路参数的选择
- 用于载波恢复的锁相环参数设计 很有用的哦,希望下载看看,对你有帮助的-for carrier recovery PLL parameters useful in the design Oh, look at the download, you have to help
PLL
- 基于TMS320F28335的全数字锁相环的设计-The design of the digital PLL based on TMS320F28335
PLL(MSP430_ADF4001_version)
- 这是基于MSP430的ADF4001模块的代码,对于参加电子设计大赛做锁相环模块的同学很有帮助。-This is based on the MSP430 ADF4001 module code, for participating in electronic design contest for students to do PLL module helpful.
PLL-and-FLL-in-digital-costas-loop
- 锁相环和锁频环在数字costas环中的应用.pdf 一篇关于costa环路的新颖设计方案,包含大量的仿真图和性能分析,对学习锁相环有很大帮助-And frequency-locked loop PLL digital costas loop in the application. Pdf a novel about the costa loop design, contains a large number of simulation map and performance analysis a
PLL
- 设计一个LabVIEW的锁相环程序,实现频率跟踪。-LabVIEW program to design a phase-locked loop to achieve a frequency tracking.
PLL
- 这是基于VHDL设计的PLL的国外文献,很详细的介绍的PLL如何设计,对初学者帮助很大!-This is the VHDL design of PLL based on foreign literature, how to design a very detailed introduction of the PLL, very helpful for beginners!
PLL_Design_Script
- PLL设计Matlab脚本,使用频域模型进行,希望有用-PLL Design Using MATLAB
designsteps
- matlab pll design and simulation,classical example.
PLL-signal-generator
- 0170、基于PLL信号发生器的设计论文资料-0170, based on the PLL signal generator design
pll
- 一个基于FPGA的载波同步环的设计,开发语言Verilog,开发工具ISE 14.7,可用于FM接收机中,典型SDR项目-An FPGA-based carrier synchronization loop design, development language Verilog, development tools ISE 14.7, FM receivers can be used, typically SDR project
XAPP879---PLL
- 基于FPGA的PLL锁相环设计资料,能给FPGA提供稳定的工作时钟,很好的资源啊!-FPGA based PLL to design information, give FPGA clock to provide a stable work, good resource ah!
pll
- ppl锁相环的设计-ppl The design of phase-locked loop
微信的FOC方案_AN1299
- 微 芯的FOC方案,这是使用PLL锁相环设计的,比1078的反正切要好(FOC scheme, which is the use of PLL phase-locked loop design, is better than 1078 point anyway)
CPPLL_SystemDesign
- 3阶电荷泵PLL的系统参数设计,以及系统响应特性验证(system design and verification of 3-order charge pump PLL)
zip
- 基于序阻抗的直驱风电场次同步振荡分析与锁相环参数优化设计((impedance modeling +PLL modeling) sequence impedance of direct drive wind power farm subsynchronous oscillation analysis and parameter optimization design based on PLL)
Hittite_PLL_Design_1p15_web
- 锁相环环路配置,用于迅太的产品,环路数值计算精准。(PLL loop filter design)
锁相环频率合成
- 基于51单片机的锁相环频率合成器的设计。使用PLL集成芯片CD4046,可编程分频芯片CD4522(同MC14522),使用LCD1602显示,频率由按键输入。标准输入信号为1khz方波。(Design of PLL Frequency Synthesizer Based on 51 single chip microcomputer. Using PLL integrated chip CD4046, programmable frequency division chip CD4522 (M
PLL
- 本次的设计主要任务是学会调用锁相环 IP 核,并对其进行仿真, 具体要求如下:(1)熟练掌握调用锁相环 IP 核的详细步骤。将 50M 的时钟分成 20MHz 和 100MHz 两个时钟(2)对锁相环进行仿真,验证 调用的锁相环的正确性。(The main task of this design is to learn to call the phase-locked loop IP core.)
TwoOderPll
- 1、资料包含二阶环路设计简要说明,Matlab程序,Matlab程序模拟FPGA工作方式,对各变量进行了量化处理 2、资料包含使用Vivado2015.4.2版本的工程文件,可直接运行查看仿真结果 3、参考资料为杜勇老师的《锁相环技术原理及其FPGA实现》(1. The data include a brief descr iption of the second-order loop design. The MATLAB program and the MATLAB program sim
PLL
- 测量三相交流电源的线电压,使用PLL跟踪其相位或者频率,对于锁相环的设计和学习,有一定的参考价值。(Measuring the line voltage of three-phase AC power supply and tracking its phase or frequency with PLL are of certain reference value for the design and learning of PLL.)