搜索资源列表
avr_core2_VHDL
- avr core verilog for asic design
mipsdesign
- mips核代码,Verilog写的,希望对大家有用-mips core code, Verilog written
8051core-Verilog
- mcu 8051 core,simply,easy study and understand,very good for study 8051
verilog
- source code for USB 2.0 fonction core in verilog
EEthhernet_vet
- Ethernet(以太网)verilog ip core用veriloggHDL语言写的以太网软核,对学习verilog语言与以太网有非常大帮助。 -Ethernet (Ethernet) Verilog the ip core with veriloggHDL language Ethernet soft-core, there is a very big help to learn verilog language and Ethernet.
i2c_master
- I2C master模式的IP core(verilog)-I2C master mode IP core (verilog)
IPCores_iic_8051
- I2C_IP_Core, 使用VHDL 和VERLOG编写,并有文档说明-I2C IP Core, VHDL/Verilog
sdr-sdram-verilog
- SDRAM IP CORE,ALTERA提供-SDRAM IP CORE,ALTERA
cordic
- Altera 的CORDIC IP核,Verilog HDL-Altera CORDIC IP core, Verilog HDL
uart2bus_latest.tar
- 这是一个用Verilog HDL和VHDL设计的UART控制器的IP核,里面有详细的源代码-This is a Verilog HDL and VHDL design UART controller IP core, which has detailed source code
SPI_Core_2
- 用Verilog HDL 语言编写的,可在FPGA上实现的SPI总线主端 收发读写模块 -SPI Master Read-Write controller core which was Writted by Verilog HDL based on fpga
IPcore
- verilog IP核调用子程序,源码-Verilog IP core call subroutine, the source code
rtl_1795
- Developper:mathswork Arm IP Core Verilog This IP core is an ARM clone. It has the same architecture of ARM v4. Its main feature lists: Not support coprocessor instructions Not support THUMB instruction set All interrupts
LED
- FPGA中实现led流水灯,通过Verilog语言编程,程序中调用了xilinx公司提供的时钟分频IP CORE-This file is to achiece led like water
A
- 此为用verilog hdl编写的FPGAproject 其中A5+工程为带vga显示 分辨率600*800@60HZ 带字母显示(直接将ASCII码输入到寄存器中 窗口大小可调整);A1工程为软核处理器 可配合使用 实测功能强大-This is written in Verilog HDL FPGAproject the A5+ engineering with VGA display resolution 600*800@60HZ with letters display directly
FFT v1
- IP core fft verilog code example
MIPS-Verilog-master
- MIPS R3000 microprocessor core
高大上欧美风商务PPT模板
- JPEG_d IP Core Verilog crypted source
Actel8051Core
- Actel 8051 Verilog core
AD多通道采集 FFT实验
- FFT核和AD多通道采集的Verilog HDL(Verilog HDL with FFT Core and AD Multichannel Acquisition)