文件名称:converted-(1)
-
所属分类:
- 标签属性:
- 上传时间:2015-09-29
-
文件大小:432.57kb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
In this paper, we describe two single input threshold
gate (TLG) designs, which are functionally equivalent to differential
flipflops. We present a detailed comparison of TLGs
with two well established D-flipflop designs. The comparisons
are done in both 65nm and 28nm commercial processes. We
compare total delay, which is defined as the sum of setup delay
and clock to output delay.We also show a comparison of tolerance
against noise and process variation between the different designs.
The two proposed designs are found to be as robust as an
existing D-flipflop both commercial standard cell libraries.
Meanwhile, they are 33 and 25 faster in 65nm post-layout
and 25 and 22 faster in 28nm post-layout compared to a
commercial D-flipflop.-In this paper, we describe two single input threshold
gate (TLG) designs, which are functionally equivalent to differential
flipflops. We present a detailed comparison of TLGs
with two well established D-flipflop designs. The comparisons
are done in both 65nm and 28nm commercial processes. We
compare total delay, which is defined as the sum of setup delay
and clock to output delay.We also show a comparison of tolerance
against noise and process variation between the different designs.
The two proposed designs are found to be as robust as an
existing D-flipflop both commercial standard cell libraries.
Meanwhile, they are 33 and 25 faster in 65nm post-layout
and 25 and 22 faster in 28nm post-layout compared to a
commercial D-flipflop.
gate (TLG) designs, which are functionally equivalent to differential
flipflops. We present a detailed comparison of TLGs
with two well established D-flipflop designs. The comparisons
are done in both 65nm and 28nm commercial processes. We
compare total delay, which is defined as the sum of setup delay
and clock to output delay.We also show a comparison of tolerance
against noise and process variation between the different designs.
The two proposed designs are found to be as robust as an
existing D-flipflop both commercial standard cell libraries.
Meanwhile, they are 33 and 25 faster in 65nm post-layout
and 25 and 22 faster in 28nm post-layout compared to a
commercial D-flipflop.-In this paper, we describe two single input threshold
gate (TLG) designs, which are functionally equivalent to differential
flipflops. We present a detailed comparison of TLGs
with two well established D-flipflop designs. The comparisons
are done in both 65nm and 28nm commercial processes. We
compare total delay, which is defined as the sum of setup delay
and clock to output delay.We also show a comparison of tolerance
against noise and process variation between the different designs.
The two proposed designs are found to be as robust as an
existing D-flipflop both commercial standard cell libraries.
Meanwhile, they are 33 and 25 faster in 65nm post-layout
and 25 and 22 faster in 28nm post-layout compared to a
commercial D-flipflop.
(系统自动生成,下载前可以参看下载内容)
下载文件列表
Q5YZE.pdf
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.