- render GMS社区 846465456894897
- Multiple-Sensor program is used to transfer data in a secure manner in wireless sensor network
- x-reader 小说在线阅读器
- 基于stm32的NRF24L01源码 NRF24L01 ACK半双工实现 用于两个NRF24L01之间的通信 简化通信流程 大大缩短通信时间
- 简易电子秤(最终(1.10 精度0.01g
- project code5 数控分频器的verilog代码在eda上实现(verilog for numerical control divider)
文件名称:i2c
-
所属分类:
- 标签属性:
- 上传时间:2012-11-16
-
文件大小:2.35mb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
用VHDL和Verilog语言编写的总线的源程序,从开源网站上下载下的,希望对大家有用-Using VHDL and Verilog source code written in the bus, from the open-source Web site to download the next, and hope for all of us
相关搜索: i2c
(系统自动生成,下载前可以参看下载内容)
下载文件列表
i2c/bench/CVS/Entries
i2c/bench/CVS/Repository
i2c/bench/CVS/Root
i2c/bench/CVS
i2c/bench/verilog/CVS/Entries
i2c/bench/verilog/CVS/Repository
i2c/bench/verilog/CVS/Root
i2c/bench/verilog/CVS
i2c/bench/verilog/i2c_slave_model.v
i2c/bench/verilog/i2c_slave_model.v.bak
i2c/bench/verilog/spi_slave_model.v
i2c/bench/verilog/spi_slave_model.v.bak
i2c/bench/verilog/tst_bench_top.v
i2c/bench/verilog/tst_bench_top.v.bak
i2c/bench/verilog/wb_master_model.v
i2c/bench/verilog/wb_master_model.v.bak
i2c/bench/verilog
i2c/bench
i2c/CVS/Entries
i2c/CVS/Repository
i2c/CVS/Root
i2c/CVS
i2c/doc/CVS/Entries
i2c/doc/CVS/Repository
i2c/doc/CVS/Root
i2c/doc/CVS
i2c/doc/i2c_specs.pdf
i2c/doc/src/CVS/Entries
i2c/doc/src/CVS/Repository
i2c/doc/src/CVS/Root
i2c/doc/src/CVS
i2c/doc/src/I2C_specs.doc
i2c/doc/src
i2c/doc
i2c/rtl/CVS/Entries
i2c/rtl/CVS/Repository
i2c/rtl/CVS/Root
i2c/rtl/CVS
i2c/rtl/verilog/CVS/Entries
i2c/rtl/verilog/CVS/Repository
i2c/rtl/verilog/CVS/Root
i2c/rtl/verilog/CVS
i2c/rtl/verilog/i2c_master_bit_ctrl.v
i2c/rtl/verilog/i2c_master_bit_ctrl.v.bak
i2c/rtl/verilog/i2c_master_byte_ctrl.v
i2c/rtl/verilog/i2c_master_byte_ctrl.v.bak
i2c/rtl/verilog/i2c_master_defines.v
i2c/rtl/verilog/i2c_master_top.v
i2c/rtl/verilog/i2c_master_top.v.bak
i2c/rtl/verilog/timescale.v
i2c/rtl/verilog
i2c/rtl/vhdl/CVS/Entries
i2c/rtl/vhdl/CVS/Repository
i2c/rtl/vhdl/CVS/Root
i2c/rtl/vhdl/CVS
i2c/rtl/vhdl/I2C.VHD
i2c/rtl/vhdl/i2c_master_bit_ctrl.vhd
i2c/rtl/vhdl/i2c_master_byte_ctrl.vhd
i2c/rtl/vhdl/i2c_master_top.vhd
i2c/rtl/vhdl/readme
i2c/rtl/vhdl/tst_ds1621.vhd
i2c/rtl/vhdl
i2c/rtl
i2c/sim/CVS/Entries
i2c/sim/CVS/Repository
i2c/sim/CVS/Root
i2c/sim/CVS
i2c/sim/i2c.cr.mti
i2c/sim/i2c.mpf
i2c/sim/i2c_verilog/CVS/Entries
i2c/sim/i2c_verilog/CVS/Repository
i2c/sim/i2c_verilog/CVS/Root
i2c/sim/i2c_verilog/CVS
i2c/sim/i2c_verilog/run/bench.vcd
i2c/sim/i2c_verilog/run/CVS/Entries
i2c/sim/i2c_verilog/run/CVS/Repository
i2c/sim/i2c_verilog/run/CVS/Root
i2c/sim/i2c_verilog/run/CVS
i2c/sim/i2c_verilog/run/INCA_libs/CVS/Entries
i2c/sim/i2c_verilog/run/INCA_libs/CVS/Repository
i2c/sim/i2c_verilog/run/INCA_libs/CVS/Root
i2c/sim/i2c_verilog/run/INCA_libs/CVS
i2c/sim/i2c_verilog/run/INCA_libs
i2c/sim/i2c_verilog/run/ncverilog.key
i2c/sim/i2c_verilog/run/ncverilog.log
i2c/sim/i2c_verilog/run/run
i2c/sim/i2c_verilog/run/waves/CVS/Entries
i2c/sim/i2c_verilog/run/waves/CVS/Repository
i2c/sim/i2c_verilog/run/waves/CVS/Root
i2c/sim/i2c_verilog/run/waves/CVS
i2c/sim/i2c_verilog/run/waves
i2c/sim/i2c_verilog/run
i2c/sim/i2c_verilog
i2c/sim/vsim.wlf
i2c/sim/work/@m@a@x@i@i_@p@r@i@m_@d@f@f@e/verilog.asm
i2c/sim/work/@m@a@x@i@i_@p@r@i@m_@d@f@f@e/_primary.dat
i2c/sim/work/@m@a@x@i@i_@p@r@i@m_@d@f@f@e/_primary.vhd
i2c/sim/work/@m@a@x@i@i_@p@r@i@m_@d@f@f@e
i2c/sim/work/delay/verilog.asm
i2c/sim/work/delay/_primary.dat
i2c/sim/work/delay/_primary.vhd
i2c/sim/work/delay
i2c/sim/work/i2c_master_bit_ctrl/verilog.asm
i2c/sim/work/i2c_master_bit_ctrl/_primary.dat
i2c/sim/work/i2c_master_bit_ctrl/_primary.vhd
i2c/sim/work/i2c_master_bit_ctrl
i2c/sim/work/i2c_master_byte_ctrl/verilog.asm
i2c/sim/work/i2c_master_byte_ctrl/_primary.dat
i2c/sim/work/i2c_master_byte_ctrl/_primary.vhd
i2c/sim/work/i2c_master_byte_ctrl
i2c/sim/work/i2c_master_top/verilog.asm
i2c/sim/work/i2c_master_top/_primary.dat
i2c/sim/work/i2c_master_top/_primary.vhd
i2c/sim/work/i2c_master_top
i2c/sim/work/i2c_slave_model/verilog.asm
i2c/sim/work/i2c_slave_model/_primary.dat
i2c/sim/work/i2c_slave_model/_primary.vhd
i2c/sim/work/i2c_slave_model
i2c/sim/work/maxii_and1/verilog.asm
i2c/sim/work/maxii_and1/_primary.dat
i2c/sim/work/maxii_and1/_primary.vhd
i2c/sim/work/maxii_and1
i2c/sim/work/maxii_and16/verilog.asm
i2c/sim/work/maxii_and16/_primary.dat
i2c/sim/work/maxii_and16/_primary.vhd
i2c/sim/work/maxii_and16
i2c/sim/work/maxii_asynch_lcell/verilog.asm
i2c/sim/work/maxii_asynch_lcell/_primary.dat
i2c/sim/work/maxii_asynch_lcell/_primary.vhd
i2c/sim/work/maxii_asynch_lcell
i2c/sim/work/maxii_b17mux21/verilog.asm
i2c/sim/work/maxii_b17mux21/_primary.dat
i2c/sim/work/maxii_b17mux21/_primary.vhd
i2c/sim/work/maxii_b17mux21
i2c/sim/work/maxii_b5mux21/verilog.asm
i2c/sim/work/maxii_b5mux21/_primary.dat
i2c/sim/work/maxii_b5mux21/_primary.vhd
i2c/sim/work/maxii_b5mux21
i2c/sim/work/maxii_bmux21/verilog.asm
i2c/sim/work/maxii_bmux21/_primary.dat
i2c/sim/work/maxii_bmux21/_primary.vhd
i2c/sim/work/maxii_bmux21
i2c/sim/work/maxii_dffe/verilog.asm
i2c/sim/work/maxii_dffe/_primary.dat
i2c/sim/work/maxii_dffe/_primary.vhd
i2c/sim/work/maxii_dffe
i2c/sim/work/maxii_io/verilog.asm
i2c/sim/work/maxii_io/_primary.dat
i2c/sim/work/maxii_io/_primary.vhd
i2c/sim/work/maxii_io
i2c/sim/work/maxii_latch/verilog.asm
i2c/sim/work/maxii_latch/_primary.dat
i2c/sim/work/maxii_latch/_primary.vhd
i2c/sim/work/maxii_latch
i2c/sim/work/maxii_lcell/verilog.asm
i2c/sim/work/maxii_lcell/_primary.dat
i2c/sim/work/maxii_lcell/_primary.vhd
i2c/sim/work/maxii_lcell
i2c/sim/work/maxii_lcell_register/verilog.asm
i2c/sim/work/maxii_lcell_register/_primary.dat
i2c/sim/work/maxii_lcell_register/_primary.vhd
i2c/sim/work/maxii_lcell_register
i2c/sim/work/maxii_mux
i2c/bench/CVS/Repository
i2c/bench/CVS/Root
i2c/bench/CVS
i2c/bench/verilog/CVS/Entries
i2c/bench/verilog/CVS/Repository
i2c/bench/verilog/CVS/Root
i2c/bench/verilog/CVS
i2c/bench/verilog/i2c_slave_model.v
i2c/bench/verilog/i2c_slave_model.v.bak
i2c/bench/verilog/spi_slave_model.v
i2c/bench/verilog/spi_slave_model.v.bak
i2c/bench/verilog/tst_bench_top.v
i2c/bench/verilog/tst_bench_top.v.bak
i2c/bench/verilog/wb_master_model.v
i2c/bench/verilog/wb_master_model.v.bak
i2c/bench/verilog
i2c/bench
i2c/CVS/Entries
i2c/CVS/Repository
i2c/CVS/Root
i2c/CVS
i2c/doc/CVS/Entries
i2c/doc/CVS/Repository
i2c/doc/CVS/Root
i2c/doc/CVS
i2c/doc/i2c_specs.pdf
i2c/doc/src/CVS/Entries
i2c/doc/src/CVS/Repository
i2c/doc/src/CVS/Root
i2c/doc/src/CVS
i2c/doc/src/I2C_specs.doc
i2c/doc/src
i2c/doc
i2c/rtl/CVS/Entries
i2c/rtl/CVS/Repository
i2c/rtl/CVS/Root
i2c/rtl/CVS
i2c/rtl/verilog/CVS/Entries
i2c/rtl/verilog/CVS/Repository
i2c/rtl/verilog/CVS/Root
i2c/rtl/verilog/CVS
i2c/rtl/verilog/i2c_master_bit_ctrl.v
i2c/rtl/verilog/i2c_master_bit_ctrl.v.bak
i2c/rtl/verilog/i2c_master_byte_ctrl.v
i2c/rtl/verilog/i2c_master_byte_ctrl.v.bak
i2c/rtl/verilog/i2c_master_defines.v
i2c/rtl/verilog/i2c_master_top.v
i2c/rtl/verilog/i2c_master_top.v.bak
i2c/rtl/verilog/timescale.v
i2c/rtl/verilog
i2c/rtl/vhdl/CVS/Entries
i2c/rtl/vhdl/CVS/Repository
i2c/rtl/vhdl/CVS/Root
i2c/rtl/vhdl/CVS
i2c/rtl/vhdl/I2C.VHD
i2c/rtl/vhdl/i2c_master_bit_ctrl.vhd
i2c/rtl/vhdl/i2c_master_byte_ctrl.vhd
i2c/rtl/vhdl/i2c_master_top.vhd
i2c/rtl/vhdl/readme
i2c/rtl/vhdl/tst_ds1621.vhd
i2c/rtl/vhdl
i2c/rtl
i2c/sim/CVS/Entries
i2c/sim/CVS/Repository
i2c/sim/CVS/Root
i2c/sim/CVS
i2c/sim/i2c.cr.mti
i2c/sim/i2c.mpf
i2c/sim/i2c_verilog/CVS/Entries
i2c/sim/i2c_verilog/CVS/Repository
i2c/sim/i2c_verilog/CVS/Root
i2c/sim/i2c_verilog/CVS
i2c/sim/i2c_verilog/run/bench.vcd
i2c/sim/i2c_verilog/run/CVS/Entries
i2c/sim/i2c_verilog/run/CVS/Repository
i2c/sim/i2c_verilog/run/CVS/Root
i2c/sim/i2c_verilog/run/CVS
i2c/sim/i2c_verilog/run/INCA_libs/CVS/Entries
i2c/sim/i2c_verilog/run/INCA_libs/CVS/Repository
i2c/sim/i2c_verilog/run/INCA_libs/CVS/Root
i2c/sim/i2c_verilog/run/INCA_libs/CVS
i2c/sim/i2c_verilog/run/INCA_libs
i2c/sim/i2c_verilog/run/ncverilog.key
i2c/sim/i2c_verilog/run/ncverilog.log
i2c/sim/i2c_verilog/run/run
i2c/sim/i2c_verilog/run/waves/CVS/Entries
i2c/sim/i2c_verilog/run/waves/CVS/Repository
i2c/sim/i2c_verilog/run/waves/CVS/Root
i2c/sim/i2c_verilog/run/waves/CVS
i2c/sim/i2c_verilog/run/waves
i2c/sim/i2c_verilog/run
i2c/sim/i2c_verilog
i2c/sim/vsim.wlf
i2c/sim/work/@m@a@x@i@i_@p@r@i@m_@d@f@f@e/verilog.asm
i2c/sim/work/@m@a@x@i@i_@p@r@i@m_@d@f@f@e/_primary.dat
i2c/sim/work/@m@a@x@i@i_@p@r@i@m_@d@f@f@e/_primary.vhd
i2c/sim/work/@m@a@x@i@i_@p@r@i@m_@d@f@f@e
i2c/sim/work/delay/verilog.asm
i2c/sim/work/delay/_primary.dat
i2c/sim/work/delay/_primary.vhd
i2c/sim/work/delay
i2c/sim/work/i2c_master_bit_ctrl/verilog.asm
i2c/sim/work/i2c_master_bit_ctrl/_primary.dat
i2c/sim/work/i2c_master_bit_ctrl/_primary.vhd
i2c/sim/work/i2c_master_bit_ctrl
i2c/sim/work/i2c_master_byte_ctrl/verilog.asm
i2c/sim/work/i2c_master_byte_ctrl/_primary.dat
i2c/sim/work/i2c_master_byte_ctrl/_primary.vhd
i2c/sim/work/i2c_master_byte_ctrl
i2c/sim/work/i2c_master_top/verilog.asm
i2c/sim/work/i2c_master_top/_primary.dat
i2c/sim/work/i2c_master_top/_primary.vhd
i2c/sim/work/i2c_master_top
i2c/sim/work/i2c_slave_model/verilog.asm
i2c/sim/work/i2c_slave_model/_primary.dat
i2c/sim/work/i2c_slave_model/_primary.vhd
i2c/sim/work/i2c_slave_model
i2c/sim/work/maxii_and1/verilog.asm
i2c/sim/work/maxii_and1/_primary.dat
i2c/sim/work/maxii_and1/_primary.vhd
i2c/sim/work/maxii_and1
i2c/sim/work/maxii_and16/verilog.asm
i2c/sim/work/maxii_and16/_primary.dat
i2c/sim/work/maxii_and16/_primary.vhd
i2c/sim/work/maxii_and16
i2c/sim/work/maxii_asynch_lcell/verilog.asm
i2c/sim/work/maxii_asynch_lcell/_primary.dat
i2c/sim/work/maxii_asynch_lcell/_primary.vhd
i2c/sim/work/maxii_asynch_lcell
i2c/sim/work/maxii_b17mux21/verilog.asm
i2c/sim/work/maxii_b17mux21/_primary.dat
i2c/sim/work/maxii_b17mux21/_primary.vhd
i2c/sim/work/maxii_b17mux21
i2c/sim/work/maxii_b5mux21/verilog.asm
i2c/sim/work/maxii_b5mux21/_primary.dat
i2c/sim/work/maxii_b5mux21/_primary.vhd
i2c/sim/work/maxii_b5mux21
i2c/sim/work/maxii_bmux21/verilog.asm
i2c/sim/work/maxii_bmux21/_primary.dat
i2c/sim/work/maxii_bmux21/_primary.vhd
i2c/sim/work/maxii_bmux21
i2c/sim/work/maxii_dffe/verilog.asm
i2c/sim/work/maxii_dffe/_primary.dat
i2c/sim/work/maxii_dffe/_primary.vhd
i2c/sim/work/maxii_dffe
i2c/sim/work/maxii_io/verilog.asm
i2c/sim/work/maxii_io/_primary.dat
i2c/sim/work/maxii_io/_primary.vhd
i2c/sim/work/maxii_io
i2c/sim/work/maxii_latch/verilog.asm
i2c/sim/work/maxii_latch/_primary.dat
i2c/sim/work/maxii_latch/_primary.vhd
i2c/sim/work/maxii_latch
i2c/sim/work/maxii_lcell/verilog.asm
i2c/sim/work/maxii_lcell/_primary.dat
i2c/sim/work/maxii_lcell/_primary.vhd
i2c/sim/work/maxii_lcell
i2c/sim/work/maxii_lcell_register/verilog.asm
i2c/sim/work/maxii_lcell_register/_primary.dat
i2c/sim/work/maxii_lcell_register/_primary.vhd
i2c/sim/work/maxii_lcell_register
i2c/sim/work/maxii_mux
1999-2046 搜珍网 All Rights Reserved.
本站作为网络服务提供者,仅为网络服务对象提供信息存储空间,仅对用户上载内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。
