搜索资源列表
ARM-program
- ARM体系结构和编程,介绍ARM CPU 的细节,包括结构,寻址,指令集,汇编语言,cache管理,存储,函数调用参数传递,交叉编译连接及调试。-ARM architecture and programming on the ARM CPU details, including the structure, addressing, instruction set, assembly language, cache management, storage, transfer function ca
Init_SDRAM
- AT91RM9200 SDRAM初始化脚本文件,ADS1.2使用,SDRAM为三星K4S641632E,使用脚本后可以将代码直接通过JTAG下载到SDRAM中,在SDRAM中进行仿真调试,启动文件不要进行修改直接可以使用,同时打开CP15的指令缓存和数据缓存-AT91RM9200 SDRAM initialization scr ipt file, ADS1.2 use, Samsung K4S641632E of SDRAM, After using a scr ipt code can be
cache_4510
- arm7 s3c4510,Cache在嵌入式处理器中的使用问题,
simplesim-3.0
- 一个很有名的硬件模拟器。可以模拟CPU,cache,以及内存等。支持多核处理器的模拟。
SEP4020
- 使用0.18um 标准 CMOS 的工艺设计,内嵌ASIX CORE(32 位RISC 内核,兼容ARM720T,带8KB 指令数 据Cache 和全功能MMU),采用冯诺依曼结构
CACHE
- 教你如何使用上s3c2410的cache功能,很详细
基于ARM S3C6410 BSP 移植源码
- 基于ARM S3C6410 BSP移植源码,ADS工程,操作系统和应用程序均运行于虚拟地址: 中断向量入口:0xFFFF0000 操作系统内核空间:0x80000000~0xFFFFFFFF 用户应用程序空间:0x00000000~0x7FFFFFFF 优化了内存管理及Cache使用策略,使系统整体性能较之前版本提高约40%
gems-release2.1.tar
- Wisconsin大学的gems项目工程源码,用于模拟CPU的cache,以及网络拓扑结构,和CPU乱序指令流。-Wisconsin University of gems Project source code, used to simulate the CPU' s cache, and network topology, and the CPU-of-order instruction stream.
simulator
- 开源的基于SystemC的模拟器,可以模拟ARM CPU, Cache, DDR,NOR, NAND, 时序和功耗均可以正确模拟。-This simulator is a cycle-accurate system-level energy and timing simulator. Developed by Embedded Low-Power Laboratory, Seoul National University. The simulator’s underlying kernel is
s3c2410
- s3c2410技术精解(timer,cache,mmu,nandflash,etc[1].).rar-S3C2410 technical precision solution (timer, cache, mmu, nandflash, etc [1].). rar
myled
- 这是学ARM9和ADS1.2的一个很好的例程,这个例程简单易懂。 这个例程可以用开发板是的LED灯和仿真器来测试硬件的好坏, 还可以CACHE对程序运行速度的影响,测试设置FCLK的频率。-This is the school ARM9 and ADS1.2 a good routine, the routine simple. This routine can be used development board is the LED lights and the hardware si
s3c44b0_CACHEtest.tar
- s3c44b0 CACHE测试源码,是嵌入式新手不可不看的经典源码。谢谢站长通过!-err
ARM_systemdeveloperGuide
- 从ARM硬件角度架构讲述ARM系统软硬件开发,对cache,MMU,页表管理等都有精辟的论述。不可多得英文参考资料!-ARM hardware architecture from the perspective of development of hardware and software on the ARM system, the cache, MMU, page table management, etc. are brilliant expositions. Rare English R
mipscpudesign
- cpu设计实例mips。MIPSI指令集32位CPU(1)MiniCore设计实例全32位操作,32个32位通用寄存器,所有指令和地址全为32位 (2)静态流水线(3~5级) (3)Forwarding技术 (4)片内L1 Cache,指令、数据各4KByte,硬件初始化 (5)没有TLB,但系统控制协处理器(CP0)具有除页面映射外的全部功能 -cpu design example mips. MIPSI instruction set 32-bit CPU (1)
EP9315
- 200-MHz ARM920T Processor • 16-kbyte Instruction Cache • 16-kbyte Data Cache • Linux® , Microsoft® Windows® CE-enabled MMU • 100-MHz System Bus • MaverickCrunch™ Math Engine • Floating Point, In
User_manual_2410x
- This manual describes SAMSUNG s S3C2410X 16/32-bit RISC microprocessor. This product is designed to provide hand-held devices and general applications with cost-effective, low-power, and high-performance microcontroller solution in small die size
cpufunc
- arm cache/TLB invalidate and flush code
cache
- cache设计,直接映射,回写式cache。256行,每行四字。 ram按字存储,大小为64K字。-cache design, direct mapped, write-back cache. 256 lines of four characters. ram memory by the word, the word size is 64K.
ARM_l2c310
- 用于ARM11,CortexA8,CortexA9等高端ARM处理器的2级cache的详细技术文档。-AMBA Level 2 Cache Controller (L2C-310) Revision: r3p1 Technical Reference Manual.
Arm-cache
- 详细介绍了cache原理及其操作流程,主要针对ARM系列处理器;-Details of the cache principles and operating procedures, mainly for the ARM family of processors
