资源列表
lock_wsh-v2
- FPGA开发,电子密码锁,使用ISE11.1开发而成-The electronic lock
4_4_key
- 4*4矩阵式键盘,晶振20MHZ,外加延时,本人亲自实验,在CPLD中实现。-4* 4 matrix keyboard, crystal 20MHZ, plus the delay, I personally experiments realized in the CPLD.
ASK2T
- VHDL对基带信号进行调制,可添加包头数据。-VHDL on the base-band signal modulation, you can add header data.
BasysDemo_ISEproject
- 使用ISE继承开发环境,vhdl语言编写的Basys开发板测试程序-Basys test
1536PointFFTfor3GPP
- 用FPGA时间FFT的方法和代码,比较实用哦-Time FFT with FPGA approach and code
Nios2_SCH
- Nios2_SCH 原理图,可以参考设计-Nios2_SCH schematic, you can reference design
CycloneIIIEP3C25.RAR
- CycloneIIIEP3C25开发板原理图 资料-CycloneIIIEP3C25 development board schematic information
FPGAADC(VHDL)
- 用FPGA实现的ADC采样器(用VHDL编写)-ADC with FPGA-sampler (using VHDL written)
6ChannelAutoReverseSequential
- HEX source code for LED display
Lab19Tetris
- Lab19 俄罗斯方块Lab19 Tetris-Lab19 Lab19 Tetris Tetris
Lab17sinusoidalsignalgenerator
- Lab17 正弦信号发生器设计 Lab17 正弦信号发生器设计-Lab17 sinusoidal signal generator
syn_clk
- 一种跨时钟域的时钟同步方法,包含源文件和测试文件~-A cross-clock domain clock synchronization methods, including the source files and test files ~
