搜索资源列表
-
0下载:
用Altera Quartus II 的VHDL语言完成的串口与电脑通讯的源代码-The use of Altera Quartus II VHDL language to complete the serial port to communicate with the computer source code
-
-
0下载:
自己写的,对串口的VHDL描述,有完整testbench,特别是详细的功能说明和注释。-Wrote it myself, on the serial port of the VHDL descr iption of a complete testbench, in particular, detailed functional descr iptions and notes.
-
-
0下载:
自己写的一个使用单片机配置FPGA的下位机C代码,使用一个C8051F330,外置SPI FLASH,通过串口可将程序写入FLASH,上电时自动加载到FPGA完成配置。-Wrote it myself, using a microcontroller to configure FPGA code for the next bit plane C, using a C8051F330, external SPI FLASH, the program is written through the s
-
-
0下载:
采用ACTEL的FPGA实现外部并行总线与MCU进行通信,完成I/O扩展与串口扩展功能。-ACTEL FPGA implementation using the external parallel bus to communicate with the MCU to complete the I/O expansion and serial port expansion.
-
-
0下载:
SMII接口的mac控制器,通过测试。使用verilog语言!-The Serial Media Independent Interface, SMMI, is a low pin count version of the MII normally used between ethernet MAC and PHY.
The Serial Media Independent Interface (SMII) is designed to satisfy the following r
-
-
0下载:
C8051工作在48Mhz下,完全有能力进行资源的扩展,以实现低成本处理器完成更复杂的任务,文章提出了一种通过单片机普通IO端口完成串口通讯的方法,很好的弥补了通讯端口不足的瓶颈 -C8051 work in 48Mhz, the resource is fully capable of expansion, in order to achieve low-cost processor to complete more complex tasks, the article presents a
-
-
0下载:
设计较为完整的应用系统,其中至少包括三个模块(定时器、串行口、键盘、数码管、液晶显示、传感器模数转换、PWM等)-Design are relatively complete application system, including at least three module (timer, a serial port, keyboard, digital tube, liquid crystal display, sensor module conversion, PWM, etc)
-
-
0下载:
将一块板的发送并口转为串口,完成两块板的通信-Will the board parallel port to send a serial port, complete two boards communications
-
-
0下载:
本程序旨在完成 并口 sram 232串口的通信实验 作者亲测可以使用。程序设计到两个时钟及多进程通讯和单进程状态机的基础模块。-This program is designed to complete the parallel port SRAM 232 serial communication experiment of pro-test you can use. Programming to the basic module of the clock and multi-process c
-
-
0下载:
免费的8051 VHDL 原码。很好的风格。 完整的说明和模拟环境。 实现后的面积很小,速度很高。我比较过这个码与商业的产品, 毫不逊色,在速度上还略有优势。 验证过了串口,输出入口,定时单元及运算单元。 -Free 8051 VHDL source. Good style. Complete descr iption and simulation environment. After achieving the small size of the high speed. I have comp
-
-
0下载:
Verilog 实现的 UART串口读写控制核 参数化校验、时钟设置,完整工程(xilinx),包括文档、源码等。供学习参考,希望大家上传自己代码,共同提高,*小日本。-Verilog implementation of the UART serial port to read and write control nuclear parametric check, clock setting, complete project (Xilinx), including documentation
-
-
0下载:
串口接收数据校样后存入双口ram,接收完整帧数据后,置中断,通知串口发送-After receiving proof serial data stored in dual port ram, receive a complete frame of data after the interrupt, serial port to send notifications
-
-
0下载:
收发端都采用2M波特率发送串口数据,通过PIN口直接输入输出串口数据,目的是为了跟外围高速器件完成高速的串口数据的收发,普通USB转串口的都只能支持不到1M的波特率,内部采用乒乓FIFO进行时钟域切换以及缓存(The transmitter and receiver are used 2M baud rate serial data transmission, directly through the PIN port serial input and output data, the purp
-