搜索资源列表
USB IPcore(带说明)
- USB IPcoreIP核,包含文档(带说明)-USB IPcoreIP nuclear contains documents (with the note)
usb_funct
- usb1.0的核,有详细的usb核的设计源码,用verilog语言编写,同时附有相关的设计文档,质量不错-usb1.0 nuclear, nuclear usb detailed design source, using Verilog language, along with documents related to the design, quality good
USB_1.1IP核
- 这是USB的一个机遇FPGA的IP核设计。欢迎大家使用
USB.rar
- 用VHDL实现的USB IP核,大家可以参考下,Use VHDL to achieve USB IP core, we can refer to the following
usb11.rar
- 基于verilog HDL的一个USB 1.1的IP 核,内有详细文档说明。,Verilog HDL based on a USB 1.1 of the IP core, which has detailed documentation.
USB_Verilog_IP
- USB IP核VHDL源码(使用VHDL实现的USB IP core)-USB IP core VHDL source
usb_funct[1].tar
- usb2.0的IP核,可在QuartusII或MaxPlusII环境下实现编译和生成ip核-usb2.0 IP nuclear, QuartusII or the environment under MaxPlusII compile and generate nuclear ip
can
- 基于Verilog HDL 的一个CAN总线IP核。-Based on Verilog HDL a CAN bus IP core.
1
- 15个免费的IP核 usb11,i2c,pci_core,video_compression_systems等等.-15 free IP core usb11, i2c, pci_core, video_compression_systems and so on.
UART_Xilinx_vhd
- USB IPcoreIP核 包含文档(带说明)-USB IPcoreIP core includes a document (with instructions)
usb_latest.tar
- 用VHDL语言编写的USB 2.0IP核。USB 2.0的传输速率是高速率480 Mb/s,需要再外扩一个PHY。-This is a USB 2.0 compliant core,USB 2.0 allows data transfers of 480 Mb/s. Because of the high interface speed, an external PHY will be required with this core.
verilog-usb--protel-design
- 基于FPGA的usb2.0 ip核设计,所用的语言是verilog-FPGA-based usb2.0 ip core design, the language used is the verilog
FT245
- 在FPGA实现一个与外围USB FIFO 通信的FIFO控制核-The FPGA to implement a communication with the external USB FIFO FIFO control nuclear
quartus_IPcore
- 这15个Quartus的ip核里面有AVR,I2C,sdram,arm,usb,PCI等ipcoure,相信用过ipcore的人都知道这个的重要性,尤其是在NIOS嵌入硬件以提高速度的时候,这些事非常有用的。毕竟这些事人家封装起来的,肯定比自己去编好吧,献给用Quartus的好盆友,希望对你们有用。-free ipcoure
USB2.0-IP
- USB2.0 IP核源代码,经典好用!写这么多真没意思!-USB 2.0 IP core source code, easy to use classic! Write so really boring!
USB2.0IP
- usb2.0的IP核,对于USB接口通信的FPGA设计有很大帮助,对于接口硬件的控制更为灵活。 有详尽的USB2.0协议说明-usb2.0 IP core for FPGA design of the USB interface communication, more flexible control interface hardware. Detailed USB2.0 protocol descr iption
wishbone
- Wishbone规范具有如下特点:简单、紧凑,需要很少的逻辑门 完整的普通数据据传输总线协议,包括单个读写、快传输、读一修改一写周期、事件周期 数据总线宽度可以是8-64位 支持大端(big-endian)和小端(litle-endian),接口自动完成两者之间的转换。支持存储器映射、FIFO存储器、交叉互联 握手协议,允许速率控制 可以达到每个时钟周期进行一次数据传输 支持普通周期结束、重试结束、错误结束等总线周期形式 支持用户自定义的标志:采用MASTER/SLAVE体系结构 支持多点进程(
ch375_sof
- 南京沁恒电子生产的USB通讯芯片CH376的相关FPGA程序,基于NIOS核的C程序。-Nanjing Qin Heng electronic production procedures related to FPGA USB communications chip CH376-based NIOS core C program.
usb_device_core_latest.tar
- usb设备控制器ip核,controller设备端ip核-usb device ip core
usb_device_core
- usb 设备 IP核 verilog实现-usb device core, verilog
