资源列表
i2c
- 51单片机上模拟i2c传输的程序,自己更改2个io口就可使用。
abcdddddddd
- 8255如何用8255和拨动开关控制控制步进电机的正转和逆转-8255 using 8255 and pull off control of the stepper motor control is transferred and reversed
keyboard
- 弹片机的行列式(矩阵式)键盘,查询方式的,C语言的,其中SWICTH自己写.
xhcd
- 由8031内部定时器1按方式1工作,即作为16位定时器使用,每0.1秒钟T1溢出中断一次。P1口的P1.0~P1.7分别接发光二极管的L1~L8。要求编写程序模拟一循环彩灯。彩灯变化花样可自行设计。例程给出的变化花样为:①L1、L2、…L8依次点亮;②L1、L2、…L8依次熄灭;③L1、L2、…L8全亮、全灭。各时序间隔为0.5秒。让发光二极管按以上规律循环显示下去。-By 8031 according to an internal timer means a work, that is, as
112
- 电机驱动程序,基于C51芯片的简单程序,实现直流电机的加减正反转-Motor drive, a simple procedure based on C51-chip, to achieve the addition and subtraction Reversible DC motor
key_xiaodou
- 本例中用状态机实现了消抖电路: 端口描述:clk 输入检测时钟;reset 复位信号;din 原始按键信号输入; dout 去抖动输出信号。-In this case the state machine used to achieve the elimination shake circuit: Ports Descr iption: clk input test clock reset reset signal din original key signal input dout t
generic_ahb_slave
- Generic AHB Slave for all AHB slave transactions
Program3
- 用 vhdl 语言设计 8 位数码扫描显示电路,显示输出数据直接在程序中给出。增加 8 个 4 位锁存器作为输出显示数据缓冲器,由外部输入8个待显示的十六进制数。-Design with vhdl language display 8-bit digital scanning circuit, display output data are given directly in the program. Increased eight 4-bit latch display data buffer
16mult_signed
- 16*16位的有符号乘法器的verilog语言-16 x 16 signed multiplier verilog language
TESTDDU
- 测试与某通讯设备DDU的通讯好坏,串口发送,按一定的协议-Test with a communication device DDU newsletter or bad, serial transmission, according to a certain protocolt
cordic_fpga
- 基于VHDL的FPGA设计,利用CORDIC IP核设计角度的正余弦算法。-Cosine algorithm VHDL based FPGA designs using CORDIC IP core design angles.
pwm_rs232
- Manejo de PWM via rs232 con compilador C de CCS
