- Form1 konvertor na valuti napraven vo mvc
- DigitalFilter 数字滤波器:数字信号处理及MATLAB实现
- KMeans 一个很简单的K均值分类算法
- android_backup_FileBackupHelperBase specific language governing permissions and limitations under the License.
- Focus2AndroidTest This exercises the same logic as Focus2 Activity Test for Embedded Linux.
- function 各种分解的matlab代码
文件名称:xapp1064
-
所属分类:
- 标签属性:
- 上传时间:2012-11-16
-
文件大小:192.57kb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
Source-Synchronous Serialization and
Deserialization (up to 1050 Mb/s)
Deserialization (up to 1050 Mb/s)
(系统自动生成,下载前可以参看下载内容)
下载文件列表
XAPP1064/readme.txt
XAPP1064/Verilog_Source/
XAPP1064/Verilog_Source/Macros/
XAPP1064/Verilog_Source/Macros/clock_generator_ddr_s8_diff.v
XAPP1064/Verilog_Source/Macros/clock_generator_pll_s16_diff.v
XAPP1064/Verilog_Source/Macros/clock_generator_pll_s8_diff.v
XAPP1064/Verilog_Source/Macros/clock_generator_sdr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_ddr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_ddr_s8_se.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_pll_s16_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_pll_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_sdr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_ddr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_ddr_s8_se.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_n_to_1_ddr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_n_to_1_ddr_s8_se.v
XAPP1064/Verilog_Source/Macros/serdes_n_to_1_s16_diff.v
XAPP1064/Verilog_Source/Macros/serdes_n_to_1_s8_diff.v
XAPP1064/Verilog_Source/Top level examples/
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_rx.ucf
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_rx.v
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_tx.ucf
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_tx.v
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_rx.ucf
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_rx.v
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_tx.ucf
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_tx.v
XAPP1064/Verilog_Source/Top level examples/PLL/
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_rx.ucf
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_rx.v
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_rx_and_tx.ucf
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_rx_and_tx.v
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_tx.ucf
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_tx.v
XAPP1064/VHDL_Source/
XAPP1064/VHDL_Source/Macros/
XAPP1064/VHDL_Source/Macros/clock_generator_ddr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/clock_generator_pll_s16_diff.vhd
XAPP1064/VHDL_Source/Macros/clock_generator_pll_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/clock_generator_sdr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_ddr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_ddr_s8_se.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_pll_s16_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_pll_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_sdr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_ddr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_ddr_s8_se.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_n_to_1_ddr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_n_to_1_ddr_s8_se.vhd
XAPP1064/VHDL_Source/Macros/serdes_n_to_1_s16_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_n_to_1_s8_diff.vhd
XAPP1064/VHDL_Source/Top level examples/
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_rx.ucf
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_rx.vhd
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_tx.ucf
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_tx.vhd
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_rx.ucf
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_rx.vhd
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_tx.ucf
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_tx.vhd
XAPP1064/VHDL_Source/Top level examples/PLL/
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_rx.ucf
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_rx.vhd
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_rx_and_tx.ucf
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_rx_and_tx.vhd
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_tx.ucf
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_tx.vhd
XAPP1064/
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/tb_top_nto1_ddr.v
XAPP1064/Verilog_Source/Top level examples/PLL/tb_top_nto1_pll.v
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/tb_top_nto1_ddr.vhd
XAPP1064/VHDL_Source/Top level examples/PLL/tb_top_nto1_pll.vhd
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_s16_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_s8_se.v
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_s16_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_s8_se.vhd
XAPP1064/Verilog_Source/
XAPP1064/Verilog_Source/Macros/
XAPP1064/Verilog_Source/Macros/clock_generator_ddr_s8_diff.v
XAPP1064/Verilog_Source/Macros/clock_generator_pll_s16_diff.v
XAPP1064/Verilog_Source/Macros/clock_generator_pll_s8_diff.v
XAPP1064/Verilog_Source/Macros/clock_generator_sdr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_ddr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_ddr_s8_se.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_pll_s16_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_pll_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_clk_sdr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_ddr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_ddr_s8_se.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_n_to_1_ddr_s8_diff.v
XAPP1064/Verilog_Source/Macros/serdes_n_to_1_ddr_s8_se.v
XAPP1064/Verilog_Source/Macros/serdes_n_to_1_s16_diff.v
XAPP1064/Verilog_Source/Macros/serdes_n_to_1_s8_diff.v
XAPP1064/Verilog_Source/Top level examples/
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_rx.ucf
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_rx.v
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_tx.ucf
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_tx.v
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_rx.ucf
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_rx.v
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_tx.ucf
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_tx.v
XAPP1064/Verilog_Source/Top level examples/PLL/
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_rx.ucf
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_rx.v
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_rx_and_tx.ucf
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_rx_and_tx.v
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_tx.ucf
XAPP1064/Verilog_Source/Top level examples/PLL/top_nto1_pll_diff_tx.v
XAPP1064/VHDL_Source/
XAPP1064/VHDL_Source/Macros/
XAPP1064/VHDL_Source/Macros/clock_generator_ddr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/clock_generator_pll_s16_diff.vhd
XAPP1064/VHDL_Source/Macros/clock_generator_pll_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/clock_generator_sdr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_ddr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_ddr_s8_se.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_pll_s16_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_pll_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_clk_sdr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_ddr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_ddr_s8_se.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_n_to_1_ddr_s8_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_n_to_1_ddr_s8_se.vhd
XAPP1064/VHDL_Source/Macros/serdes_n_to_1_s16_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_n_to_1_s8_diff.vhd
XAPP1064/VHDL_Source/Top level examples/
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_rx.ucf
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_rx.vhd
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_tx.ucf
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_diff_tx.vhd
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_rx.ucf
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_rx.vhd
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_tx.ucf
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/top_nto1_ddr_se_tx.vhd
XAPP1064/VHDL_Source/Top level examples/PLL/
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_rx.ucf
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_rx.vhd
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_rx_and_tx.ucf
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_rx_and_tx.vhd
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_tx.ucf
XAPP1064/VHDL_Source/Top level examples/PLL/top_nto1_pll_diff_tx.vhd
XAPP1064/
XAPP1064/Verilog_Source/Top level examples/BUFIO2 DDR/tb_top_nto1_ddr.v
XAPP1064/Verilog_Source/Top level examples/PLL/tb_top_nto1_pll.v
XAPP1064/VHDL_Source/Top level examples/BUFIO2 DDR/tb_top_nto1_ddr.vhd
XAPP1064/VHDL_Source/Top level examples/PLL/tb_top_nto1_pll.vhd
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_s16_diff.v
XAPP1064/Verilog_Source/Macros/serdes_1_to_n_data_s8_se.v
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_s16_diff.vhd
XAPP1064/VHDL_Source/Macros/serdes_1_to_n_data_s8_se.vhd
1999-2046 搜珍网 All Rights Reserved.
本站作为网络服务提供者,仅为网络服务对象提供信息存储空间,仅对用户上载内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。
