搜索资源列表
SEEDVPM642_D1
- DM642开发板自带,包括音频,视频,SDRAM,UART等,此为其中之一。-DM642 development board to bring their own, including audio, video and SDRAM, UART, this is one of them.
SEEDVPM642_eeprom
- DM642开发板自带,包括音频,视频,SDRAM,UART等,此为其中之一。-DM642 development board to bring their own, including audio, video and SDRAM, UART, this is one of them.
SEEDVPM642_esam
- DM642开发板自带,包括音频,视频,SDRAM,UART等,此为其中之一。-DM642 development board to bring their own, including audio, video and SDRAM, UART, this is one of them.
VBuffer_1c6
- 视频采集并锁存到SDRAM中的完整代码,运行环境为QII,VHDL与标准参数宏模块调用混合设计 是学习视频采集的很好的参考-Video Capture SDRAM and latches to the integrity code, the operating environment for QII. VHDL standard parameter-called hybrid module is designed to study the Video Capture good reference
在de2FPGA开发板上实现视频的采集
- 在de2FPGA开发板上实现视频的采集,以及播放~~verilog代码 希望对大家有所帮助,CCD to capture video sent to SDRAM LCM to controller LCD LCD to display the picture~
vga_core(vhdl).rar
- vga视频输出(vhdl),主要是从sdram中产生图形,输出到vga中,vga video outputs [vhdl], mainly arising from the SDRAM graphics, output to vga Medium
S13_VIDEO_IN_AV
- AV视频信号输入后,存入SDRAM中然后在PC上面进行显示的代码。-AV video signal input into the SDRAM in the PC and then display the code above.
03.EDK8.2
- 使用xilinx virtex4芯片,设计环境为EDK,其中包含uart,片外sram操作,flash操作,DDR SDRAM操作,MAC自发自收,audio,video等试验-Xilinx virtex4 use chip design environment for the EDK, which contains the uart, chip sram operation, flash operation, DDR SDRAM operation, MAC spontaneous self-
SDRAM_principle
- 在信息处理中,特别是实时视频图像处理中,通常要大量的存储器的使用, 同步动态随机存储器SDRAM是首选. 该文档讲解基本工作原理.-In information processing, especially real-time video image processing, usually use a lot of memory, synchronous dynamic random access memory SDRAM is preferred. The document to explai
DSPSRC
- Audiocfg_FIR--利用dsp6713实现fir滤波 Audiocfg_IIR--利用dsp6713实现iir滤波 fileout--烧写flash必要的准备 SDRAM--6713读写SDRAM simfft--6713实现fft变换 sstpro--烧写flash Timer_GPIO--通过定时器实现led灯周期闪动 Videocfg--视频配置-Audiocfg_FIR- the use of fir filter dsp6713 ach
videodiff_SDRAM
- 合众达dec643开发板,从摄像头读取图像,将yuv转换成rgb,再进行误差扩散处理,再将处理完的数据存入SDRAM-seed-dec643,video error diffusion
EDAshipinchuli
- 采用FPGA芯片对,CCD摄像头的输出的模拟视频信号进行采集,转换为640*480分辨率的视频数据,并暂存于外部SRAM或SDRAM中-The FPGA chip, the output of the CCD camera analog video signal acquisition, converted to 640* 480 resolution video data, and temporarily stored in the external SRAM or SDRAM
linux-video-Program
- 系统整体设计嵌入式高清视频无线传输系统的框图如图1所示。它主要由视频编码子系统、主控子系统、CDMA通信子系统3大部分构成。视频编码子系统中,采用TI公司的超低功耗图像解码芯片TVP5150,将模拟视频信号转换成数字视频信号输入到AT2061的视频输入接口,继而由AT2061实现高清视频编码产生两路不同分辨率的压缩视频流,此外,需要为AT2061配备专用的SDRAM存储代码及视频数据。主控子系统以STM3210FK为核心,利用32位总线外扩FLASH,SDRAM-The overall syst
Minimum-System-Based-on-S3C2410
- 基于S3C2410的最小系统。该系统具备:电源电路、复位电路、晶振电路、JTAG调试接口、64M SDRAM内存、2M NOR FLASH(存放启动程序和操作系统等)、64M NAND FLASH(存放图片、视频等数据),原理图(PROTEL制图).-Minimum System Based on S3C2410. The system includes: a power supply circuit, reset circuit, crystal oscillator circuit, JTA
DE2_TV
- 本代码为Altera DE2开发板例程源码,(FPGA:EP2C35F672C6)quartus II 9.0以上可以编译(随板源码为7.2以下版本,在9.0以上版本编译会报错)。本代码实现一个音视频播放器TV_BOX。-This demonstration plays video and audio input a DVD player using the VGA output and audio CODEC on the DE2 board. There are two major bl
VBuffer_1c6
- 实现了视频saa7113解码,SDRAM缓存,saa7121编码,并输出-Saa7113 realized video decoding, SDRAM cache, saa7121 coded and output
VBuffer_1c12
- 视频采集与输出,EP1C12Q2410,SDRAM缓存-Video capture and output,EP1C12Q2410,SDRAM缓存
SRAM2RGB_TOP
- 关于SDRAM的读写程序,从而用显示频显示。将数据存如IP核,直接读出显示。-About SDRAM read and write procedures to use to display video display. To store the data such as the IP core, direct readout display.
pinggan_v82
- 实现用SDRAM运行nios,同时用SRAM保存摄像头数据,中介真值程度度量,基于中介真值程度度量的图像分割实现了图像的灰度化并进一步用于视频监视控。- Implemented with SDRAM run nios, while saving camera data SRAM, The true extent of the value of the intermediary measure, measure the true extent of the agency based on the
5_Gray_Mean_Filter
- 均值滤波是典型的线性滤波算法,(Verilog HDL)设计所需的模块有: (1)带PLL的全局时钟管理模块 system_ctrl_pll.v (2)OV7725 COMS Sensor的初始化模块 i2c_timing_ctrl、I2C_OV7725_RGB565_Conofig (3)OV7725 COMS Sensor的视频信号采集模块COMS_Capture_RGB565 (4)SDRAM数据交互控制器Sdram_Control_2Port (5)VGA时序
