资源列表
18.UART
- 使用verilog语言实现FPGA上的串口程序编写,可实现9600波特率下的收发功能,且占用逻辑单元较少-The use of verilog language FPGA on the serial program to achieve, can achieve 9600 baud rate transceiver function, and occupy less logical unit
spi_master
- 使用verilog语言实现FPGA下的SPI的主机模式,波特率为晶振时钟的五分之一,发送稳定-Using verilog language to achieve the SPI under the host mode, the baud rate is one-fifth of the crystal clock, send stable
ROM
- 使用verilog语言实现对altera下cycloneII系列FPGA的片上ROM的创建,读写,调用IP核-Use verilog language to achieve altera under the cycloneII series FPGA on-chip ROM to create, read and write, call IP core
ALTERA_FPGA_SDRAM
- 使用ALTERA的FPGA控制SDRAM的verilog程序-Use ALTERA s FPGA to control SDRAM s verilog program
21_flash_ddr_lcd
- flash与DDR3的程序,verilogHDL语言描述的程序-flash and ddr3 verilogHDL soft
11_ddr3_test
- ddr3的操作程序,用Veriloghdl写的FPGA程序-ddr3 veirloghdl operater xinlinx FPGA
fm
- FM调频的FPGA程序,用ALTERA的FPGA实现-FM altera fpga veriloghdl
SPI
- 通过SPI协议使用Verilog显示流水灯。-Verilog is used to display the flow lamp via the SPI protocol.
tinycpufiles
- TinyCPU源码,使用Verilog编写的资源占用极少的CPU。Quartus工程,可跑在Altera MAXII CPLD上,也很方便移植到其他FPGA上。CPU使用200个逻辑单元,外设(SPI,LCD等)使用180个逻辑单元。 内含汇编编译器源码(VC2008),可编译CPU对应的汇编文件。-The sourcecode of TinyCPU, which only consumed very few logical cells, written by Verilog. It is
CLOCK
- 实现电子钟,连接数码管显示,手写原创,使用CYCLONE V ,已经验证成功,附上工程文件-Implement electronic clock, use CYCLONE V, has been successfully verified, attach the project file
LSD
- 用VHDL语言写的流水灯,适用于最新的CYCLONE V 实验环境,工程文件附上,管脚分配已经完成。需要实验书可联系2942551049@qq.com-VHDL language used to write the water lights for the latest CYCLONE V test environment, engineering documents attached, pin assignment has been completed. Experiments need to
FPGA_exp2
- 调节数码管显示的文件,适用于CYCLONE II 开发板, 用VHDL语言编写,非常适合移植进数字钟中以实现调节时间的功能。 多模块设计简单明了。-Adjust digital display files for CYCLONE II development board, using VHDL language, it is very suitable for transplantation into digital clock to realize the function of regula
