资源列表
cordic.rar
- 数字信号处理的fpga实现,用VHDL语言编程实现cordic算法,Digital signal processing to achieve the FPGA, using VHDL language programming to achieve CORDIC Algorithm
divider
- 该模块为分频器,将1KHZ的时钟频率分频成每分钟一次的时钟频率 事实上,该源码可以实现任意整数的分频,主要让N的值设置好相应的数字-The module for the divider, the clock frequency 1KHz frequency per minute into the first clock frequency In fact, the source can be any integer frequency, mainly to allow the value o
IAR_MSP430_LPM
- MSP430 LPM SOURCE CODE FOR IAR
recovery
- 恢复时钟信号的代码,用于数字通信中,used to recovery the timing from data-used to recovery the timing from data
main
- 用c语言编写的2119检测程序代码 简单易懂 -2119 using c language test program is straightforward
tmx
- 采用了FPGA编程,学习LCD,实现了LCD显示频率计的功能。-FPGA programming, learning the LCD, the LCD display the frequency meter.
ADexchange
- 通过ICL7135实现高精度AD转换,实际应用为高精度数字电压表-ICL7135 precision AD conversion, the practical application of high-precision digital voltmeter
The-piano-mat
- 儿童多感官游戏的钢琴键盘形状的脚踩地垫,内置按键,踩踏不同地垫、会发出相应的钢琴音阶。-Children s piano keyboard multi-sensory games in the shape of a foot mat, built-in buttons, trample different mat, sends out the corresponding piano scales.
1302
- ds302闹钟,lcd1602显示年月日时间星期,按键修改时间日期闹钟-ds302 alarm clock, lcd1602 show date time week, modification date and time the alarm button. . . .
Mini-servos
- 51单片机控制9g迷你舵机,采用脉宽调制的方法控制舵机。-51 single 9g mini servo control, using pulse width modulation control
PCM30-Verilog-source-code
- 使用Verilog设计PCM30基群帧同步电路 电路功能说明: 1.输入码流DATA,速率为2.04Mb/S;每帧256bit,其中前8bit为帧同步码;偶数帧的帧同步码为10011011,奇数帧的帧同步码为110XXXXX(X为任意值)。 2.系统初始状态为失步态,失步信号FLOSS输出低电平,电路在输入码流里逐比特搜寻同步码,当搜寻到第一个偶帧同步码后,电路转为逐帧搜寻,当连续三帧均正确地搜寻到同步码后,系统状态转为同步态,失步信号输出高电平;否则电路重新进入逐比特搜寻状态。
BCDcoder
- 关于三位数的BCD转二进制,和二进制转BCD码。用verilog编写-BCD to Binary and Binary to BCD
