资源列表
PULSE_DIR_QEP_INDEX_EP3C_1_SRV_ON
- 利用fpga EP3C16F484C8N发出脉冲,方向,使能信号,从而控制电机驱动器-EP3C16F484C8N send signals of PULSE_DIR_QEP and SRV_ON to control the driver of motor
DAC7724_EP3C_1
- FPGA EP3C16F484C8N与DAC7724EP3C之间的通信程序-the code of communication between EP3C16F484C8N and DAC7724EP3C
SERIAL-COMMUNICATION
- RS232 串口通信 2:Rx 3:TX-RS232 serial communication
High-precision-stopwatch--clock
- 555产生正当电路,译码器,进制转换 ,计时范围0S~9MIN59S-555 to produce a proper circuit, decoder, binary conversion, timing range 0S 9MIN59S
example-of-MCU
- 单片机的c语言教程:定时报警器,交通灯,密码锁,出租车计价器,频率可调的方波信号发生器,简易数字直流电压表。-Microcontroller c language tutorial: Timing alarm, traffic lights, locks, taxi meter, adjustable frequency square-wave generator, a simple digital DC voltmeter.
mancheshitebianjiema
- 用VHDL编写的曼切斯特编解码,适用于以太网上流行的基带传输数字编码。-Manchester encoding and decoding written using VHDL, popular Ethernet baseband transmission of digital coding.
fpga_led
- 一个简单的VHDL例子,教新手怎么用VHDl-A simple VHDL example, to teach the novice how to use VHDl
AD
- 利用FPGA芯片控制模拟信号到数字信号的转换-FPGA chip to control the conversion of analog signals to digital signals
shuzizhong
- 本数字钟可实现正常计时,支持12小时和24小时两种计时方式的切换,允许用户手动调时和整点报时功能。 系统对外向用户提供了两个按键:功能键和调整键.功能键用于功能选择,调整键用于相关的时间调整. 当接通电源后系统便开始正常计时,如果按一下功能键,则进入调小时模式,再按一次则进入调分模式,再按则进入12/24小时模式选择设定,再按则恢复到正常计时状态. 在正常计时状态下,用户可以选择12或24小时的计时方式,第六个数码管的右下方小点亮表示是12小时模式,不亮表示24小时。整点报时时,六个数码管的
baud
- UART 异步通信串口协议的VHDL实现包括3个基本模块:时钟分频、接收模块和发送模块-UART asynchronous serial interface protocol VHDL consists of three basic modules: clock divider, the receiver module and transmit module
CIC_bishe
- 测试CIC滤波器的基本性能,并对CIC滤波器做进一步说明!-To test the basic performance of the CIC filter, and the CIC filter to do further!
VGA_Module
- VGA LCD显示汉字,vhdl语言,vga可移植模块-VGA LCD display Chinese characters, the VHDL language, vga portable module
