资源列表
LED
- FPGA程序 libero环境下运行 实验例程开发板LED灯轮流点亮,内附说明文档-FPGA programming environment to run experiments libero routine development board LED light is lit in turn, included documentation
time-counter
- 基于verilog的计时器源代码,可以通过编译-Verilog source code based on the timer, you can compile
multiprocessor
- 简单的乘法器的内核测试,已经验证通过,VLOGER编写-The core of a simple multiplier tests have verified through, VLOGER prepared
nspwm
- 功能:产生SPWM波形,频率,占空比任意可调,输出波形稳定.-Function: generate SPWM waveform, frequency, duty cycle adjustable, the output waveform is stable.
spimaster_latest.tar
- 经过验证的LCD控制器的代码,含testbench和说明文档-Proven LCD controller code, including testbench and documentation
DE2_WEB_QII_60
- ALTERA官方板子DE2官方代码,芯片是EP2C35F672C6N(ALTERA official board DE2 official code, the chip is EP2C35F672C6N)
xapp290
- 从Xilinx网站上下的,学习FPGA部分动态重配置很好的例子。-from across the Xilinx website, learning some FPGA dynamic reconfigurable good example.
spimaster.tar
- SPI Interface Master Control RTL Verilog Code
sdram_test
- 这个是经典的sdram的驱动代码,可能你需要留意下具体的芯片型号,我在里面都有介绍,已调可用,并且真的是非常经典-This is a classic sdram driver code, you may need to pay attention to the specific chip model, which I have introduced in the modulated available and really is very classic
CPU
- 使用QuartusII软件,利用VHDL语言设计实现CPU,其中包含时序图仿真。-Using software QuartusII, using VHDL language to design the CPU, which contains sequence diagram simulation.
caculator
- fpga实现了计算器功能,代码烧到altera的板子上可直接运行,别的板子需要把.vhd文件复制并重新生成bit文件-Based on FPGA, I implement a caculator.
可编程IC指南
- 可编程IC指南,cadence , ic design(cadence fpga design)
