资源列表
61EDA
- 分析了各种视频采集方案的研究现状。对如何采用CCD 摄像头采集高分辨率、高质量的图像以及基于FPGA 的嵌 入式视频图像采集系统的实现方法进行了研究。采用了以摄像头+ 解码芯片模式为采集方案, 针对视频解码芯片 ADV7181B,实现了I2C 总线配置、ITU656 解码、VGA 显示模块的设计。设计的视频采集控制器已经在Altera 公司的CycloneII 系列FPGA(EP2C35)上实现。结果显示本设计具有速度高、成本低、易于集成等优点-Analysis of a varie
jktrig
- 时序逻辑电路中jk触发器的设计,用vhdl语言编写。-Jk flip-flops in sequential logic circuit design, using vhdl language.
dtrig
- 用vhdl实现的设计D触发器的程序,主要用在时序电路中。-Using vhdl implementation procedures for the design of D flip-flop, mainly used in sequential circuits.
fpga-jpeg
- 基于FPGA的JPEG图像压缩,实现JPEG图像的实时压缩-FPGA JPEG compress
DDS_FINAL
- My project is on Direct Digital Synthesiser using Verilog HDL.This project is doing by me on july 2009 in summer training at NIT Kurukshetra, India. This DDS system generate the square wave, Triangular wave,Sine wave and saw wave with different fre
add
- 实现加法、减法及循环累加运算,同时有溢出判断的verilog程序,已经验证-To achieve addition, subtraction and recycling accumulation operations, while there is overflow judge verilog program has been verified
vhdl_jk
- 本程序通过使用vhdl语言描述JK触发器,实现了JK触发器的四个工作状态,进而我们可以将其应用到其他使用JK触发器的电路中-The procedure by using vhdl language to describe the JK flip-flop, JK flip-flop realized the four working state, then we can apply it to others using the JK flip-flop circuit
Lock
- 密码锁,本设计是根据小区的门,来设计的。这个设计,可以减少一个保安,什么的。具有使用价值。-Lock, the design is based on cell doors, to design. This design can reduce a security, or something. Has a value.
SDcard
- fpga关于SD卡存储的程序,可以做出来的,很好-fpga program stored on the SD card, you can do things, very good
mc8051_MYdemo
- 51IP核一些资料, 很好可以根据自己的需要进行定制,方便自己设计。-51IP Nuclear some information, well you can customize according to their own needs to facilitate own design.
quartusii_handbook
- 关于quartus最权威和最详尽的说明和指导,是一个很好的新手入门的handbook-About quartus the most authoritative and detailed instructions and guidance, is a good novice' s handbook entry
i2c
- This code implements the control of the i2c bus with a MC68000 type interface. It is modeled from the M-bus component in certain Motorola uC. The I2C control is done in the component i2c_control and the uC interface is implemented in the component u
