资源列表
BUS_Control
- fpga上的总线控制器bus_control的控制程序,在数据采集等各个方面都会有很大的用处。-bus controller fpga bus_control control procedures, data acquisition, there will be very useful.
spi
- spi时序控制程序。在fpga中,数据传输等都会由spi进行与主控的交换,此程序用于在数据传输中spi部分的时序控制等。-The spi Timing control procedures. In fpga, data transmission, and will by spi master exchange spi part of this procedure is used in the data transmission timing control.
DE2_CCD
- 使用DE2开发板、CCD摄像头和VGA显示器,实时对人脸进行跟踪,可以随着人脸的前后移动,VGA显示不同的大小图案-The DE2 board CCD camera and a VGA monitor, real-time face tracking, can be mobile as the face of the front and rear, VGA display different patterns of size
uart_rx
- uart通信方式的接受模块,在串口通信uart中,需要记录来自外设的数据,进行采集和时序控制,进行异步的传输。-acceptance uart communication module, serial communication uart need to record data from peripherals, acquisition and timing control, asynchronous transmission.
uart_tx
- uart通信中的发送模块,在串口通信中,用于对外设进行通信,发送相应的指令,调节其时序逻辑。-uart communication sending module, in the serial communication, the communication of the peripheral and send the corresponding instruction, and to adjust its timing logic.
VGA
- 用fpga驱动vga,共两个实验,代码齐全功能完整,用quartus以工程形式打开-Fpga driver vga, a total of two experiments, the code is fully functional and complete quartus open form of engineering
xiangwei_90
- 产生一组正交的载波信号,应用于斩波相乘控制,模拟乘法器-Generating a set of orthogonal carrier signals, multiplied by the applied chopper control, analog multiplier. . .
Tx_state
- 应用于实时以太网通信,通过高速FIFO实现异步时钟域通信,通过状态机实现FIFO操作,实现与物理层芯片通信。-Used in real-time Ethernet communication, asynchronous clock domain communication speed FIFO FIFO operation state machine, with the physical layer chip communication.
Multi-function-waveform-generator
- 本系统应用VHDL语言及MAX+PLUS II仿真软件利用自顶向下的设计思想进行设计,结合示波器加以完成一个可应用于数字系统开发或实验时做输入脉冲信号或基准脉冲信号用的信号发生器,它具结构紧凑,性能稳定,设计结构灵活,方便进行多功能组合的特点,经济实用,成本低廉。具有产生四种基本波形脉冲信号(方波、三角波、锯齿波和正弦波),且脉冲信号输出幅度及输出频率可调,对于方波信号,还可以实现占空比可调。通过软件仿真和硬件测试都得到了预期的结果。-The system using VHDL language
tt_qsys_design
- Altera Qsys设计实例,软件需要QuartusII 11.0以上版本-Qsys Tutorial Design Example
tlc5620
- TLC5620C是带有高阻抗缓冲输入的4通道8位电源输出数模转换器集合 用fpga的verilog描述-TLC5620C with high input impedance buffer 4-channel 8 collection of power output digital-to-analog converter using fpga verilog descr iption
FPGA--SDRAM
- SDRAM:Synchronous Dynamic Random Access Memory- 同步动态随机存储器,同步是指 Memory工作需要同步时钟,内部的命令的发送与数据的传输都以它为基准;动态是指存储阵列需要不断的刷新来保证数据不丢失;随机是指数据不是线性依次存储,而是自由指定地址进行数据读写。
