资源列表
vhdl编程电子钟
- 实现24小时,可以整点报时的电子钟,使用TEC-8实验台(An electronic clock that can be used for 24 hours, using the TEC-8 test platform)
EDA
- 毕业设计时设计的一个基于FIFO的乒乓机制,作用是不用等待当前数据接收完后再处理,提高数据吞吐量。-A graduate of the design in the design of a FIFO based on the ping pong mechanism, effect is not waiting for the current data received after processing, improve the data throughput
UART
- 利用Verilog实现UART收发数据功能-Verilog UART send and receive data functions to achieve
DDSIP
- 该程序实现了正弦函数与余弦函数数据的产生,可作为其他模块的输入信号(可以直接调用)-The program implements a sinusoidal function and cosine function data can be used as an input signal to other modules (direct call)
E4_6_FirIpCore
- 对软件自带的fir 核进行相关配置,仿真测试其功能,同时完成相关滤波作用,观察其输出波形(The configuration of the fir kernel is simulated, the function is tested, the function of correlation filtering is observed, and the output waveform is observed.)
DE2_synthesizer
- build synthesizer on a de2 dev fpga board
VGA
- Make adjustments in VGA by FPGA
f_changed_sin_wave
- 用RAM实现频率可调正弦波发生器,开发环境:Quartus8.0-To frequency tunable sine wave generator development environment: Quartus8.0 using RAM
EP1C3_12_1_2_MOTO
- 基于FPGA的直流电机的PWM控制和步进电机的细分驱动控制。使用VHDL语言编写,压缩包里是Quartus下的工程。-FPGA-based PWM DC motor control and stepper motor-driven control of a breakdown. The use of VHDL language, compression bag is under the Quartus project.
uart_tx1
- UART TX spartan 3e starter kit
testfreq
- 利用示波器的X和Y通道输出采样波形图形 注:显示两个周期。扫频频率100Hz
pwm
- 通过分频产生信号,与三角波比较产生pwm-By dividing the clock signal is generated, compared with the triangular wave generated pwm
