资源列表
Verilog_seg7
- Quartus的原理图和.v文件混合输入编程-The mixed input method of schematic File and Verilog HDL File for Quartus II
temp
- 用fpga/cpld驱动温度传感器lm75,用数码管显示温度-With fpga/cpld drive temperature sensor lm75, with digital display temperature
CRC
- CRC 8bit for bus monitor
CRC.vhd
- CRC 8bit for bus monitor
zuoye2
- 主要编写了一组二进制数据通过根升余弦滤波器后的波形,但并没有使用ISE内部的FIR滤波器内核,该程序相当于编写了一个根升余弦滤波器。-Mainly prepared a set of binary data through the root raised cosine filter waveform after, but did not use the ISE internal FIR filter kernel, the program is equivalent to the prepara
sinwave
- 使用verilog hdl语言编程正弦波信号,能仿真出结果-Can use verilog HDL language programming sine wave signal, the simulation results
QPSK_DSSS
- 该程序使用verilog语言,编写了QPSK-DSSS系统的发端,主要模块包括对同相分量和正交分量的扩频,通过根升余弦滤波器,以及与载波相乘等模块。-The program uses the verilog language, written QPSK-DSSS system, the originator, the main modules include in-phase and quadrature components of the spectrum, through the root
i2c_core
- i2c ip core support slave and master mode
xinhaoyuan
- DDS产生多种波形信号发生器,包括正弦波,三角波,方波,锯齿波。运行于Altera Cyclone FPGA平台。-DDS signal generator generates a variety of waveforms including sine, triangle wave, square wave, sawtooth wave. Running on Altera Cyclone FPGA platform.
2fsk_0516
- 运行于Altera Cyclone FPGA平台,基于DDS原理的FSK信号发生器,可产生FSK信号-Running on Altera Cyclone FPGA platform, based on the principle of DDS FSK signal generator for FSK signal
MOTO3--bujin
- 运行于Altera Cyclone FPGA平台,顶层为原理图方式,模块由VHDL编写的步进电机驱动程序。-Running on Altera Cyclone FPGA platform, the top of the schematic way, module consists of VHDL stepper motor driver.
MOTO3--zhiliu
- 运行于Altera Cyclone FPGA平台,顶层为原理图方式,模块由VHDL编写的直流电机驱动程序。-Running on Altera Cyclone FPGA platform, the top of the schematic way, the module VHDL prepared by the DC motor driver.
