CDN加速镜像 | 设为首页 | 加入收藏夹
当前位置: 首页 源码下载 嵌入式/单片机编程 VHDL编程

资源列表

« 1 2 ... .27 .28 .29 .30 .31 3432.33 .34 .35 .36 .37 ... 4323 »
  1. VGA

    0下载:
  2. quartus ii verilog hdl 实现VGA时序及显示的工程和源程序 -quartus ii verilog hdl vga timing project and source code
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-04-25
    • 文件大小:53.74kb
    • 提供者:zhaoyulong
  1. PCF8563

    0下载:
  2. quartus ii 实时时钟pcf8563工程及源码 Verilog hdl 实现iic总线-quartusii realtime pcf8563 project and code and IIC verilog hdl
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-04-25
    • 文件大小:72.55kb
    • 提供者:zhaoyulong
  1. I2C_contrl_LED

    0下载:
  2. I2C的top文件,是按照标准的I2C协议编写的,已通过调试,放心使用-I2C s top document is written in accordance with standard I2C protocol has been through debugging, ease of use
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-04-28
    • 文件大小:9.09kb
    • 提供者:张猛
  1. sync_fifo

    0下载:
  2. 同步fifo实现代码,包括的参数:数据宽度、fifo深度、地址宽度;状态信息包括:full, empty。-verilog RTL code which implement a synchronous FIFO function with data width, fifo depth, address pointer width parameterized.
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-04-11
    • 文件大小:1.11kb
    • 提供者:BaiLi
  1. license_ISE_11_to_12_AVNET-yyy

    0下载:
  2. ise11.1的license,包括了fifo等IP核,谢谢大家的光顾。-ise11.1‘s license which provided some ip like fifo.
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-04-25
    • 文件大小:467.19kb
    • 提供者:yyy
  1. top

    0下载:
  2. FPGA开发UART软件有一定的参考价值,请参考该软件进行编译Altera软件编写的-FPGA development software UART has some reference value, refer to the software to compile software written Altera
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-05-13
    • 文件大小:2.63mb
    • 提供者:whq
  1. lpf

    0下载:
  2. 利用altera的IP核构建的并行数字滤波器,实现100kHZ低通,带外抑制40dB-Altera use IP cores constructed parallel digital filters achieve 100kHZ low pass, band rejection of 40dB
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-05-31
    • 文件大小:13.03mb
    • 提供者:周正坤
  1. uart_ram

    0下载:
  2. 串口接收数据校样后存入双口ram,接收完整帧数据后,置中断,通知串口发送-After receiving proof serial data stored in dual port ram, receive a complete frame of data after the interrupt, serial port to send notifications
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-05-17
    • 文件大小:4.17mb
    • 提供者:yxs
  1. ieep1.3

    0下载:
  2. 10-b 50-MHz digital-to-analog (D/A) converter is presented which is based on a dual-ladder resistor string. This approach allows the linearity requirements to be met without the need for selection or trimming. The D/A decoding scheme reduces th
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-04-29
    • 文件大小:494.6kb
    • 提供者:john
  1. ieep1.4

    0下载:
  2. 10-b binary-weighted D/A converter based on current division is presented. The effective resolution bandwidth is 5 MHz at a maximum clock frequency of 40 MHz. The circuit is integrated in a 0.8-pm double-metal CMOS technology and the chip are
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-04-29
    • 文件大小:488.17kb
    • 提供者:john
  1. ieep1.5

    0下载:
  2. This paper describes a 10-b high-speed COMS DAC fabricated by 0.8-pm double-poly double-metal CMOS technology. In the DAC, a new current source called the thresholdvoltage compensated current source is used in the two-stage current array to r
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-05-03
    • 文件大小:578.25kb
    • 提供者:john
  1. ieep1.6

    0下载:
  2. low-power 16-bit CMOS D/A converter for portable digital audio is described. The converter is based on current division. To guarantee monotonicity and a good small-signal reproduction, a dynamic segmentation technique is used. A geometric avera
  3. 所属分类:VHDL-FPGA-Verilog

    • 发布日期:2017-05-03
    • 文件大小:623.63kb
    • 提供者:john
« 1 2 ... .27 .28 .29 .30 .31 3432.33 .34 .35 .36 .37 ... 4323 »
搜珍网 www.dssz.com