资源列表
AND1NV.jpg
- 该输出(OUT1)是输入产品(负和POS)-The output(out1) is the product of input(neg and pos)
fulladder
- vhdl code for full adder program using libero software.
3-input_majority_detector
- 这是一个3输入多数探测器.它有3个输入(A,乙,丙)和1个输出(Y)-This is a 3 input majority detector.It have 3 input(a,b,c) and 1 output(y)
user-guide
- xilinx用户指南for ML505/ML506/ML507-User Guide
01269753
- Biometric IEEE paper1
foundatonise
- WATCHVER is a top level Verilog type project of a Stop Watch. DESIGN TYPE: Foundation ISE (chip V50 BG256 -6) -WATCHVER is a top level Verilog type project of a Stop Watch. DESIGN TYPE: Foundation ISE (chip V50 BG256-6)
ModelsimVHDLWatch
- This tutorial is a part of a series of tutorials provided by Xilinx to lead the user through the Xilinx FPGA Design Flow. This archive contains the necessary design files to perform the tutorial.-This tutorial is a part of a series of tutorials p
adder1
- 此源代码是基于Verilog语言的“与-或-非”门电路 、用 case语句描述的 4 选 1 数据选择器、同步置数、同步清零的计数器 、用 always 过程语句描述的简单算术逻辑单元、用 begin-end 串行块产生信号波形 ,有广泛的应用,比如编码器领域。-This source code is based on the Verilog language, " and- or- not" gate, with the case statement described in
adder2
- 此源代码是基于Verilog语言的持续赋值方式定义的 2 选 1 多路选择器 、阻塞赋值方式定义的 2 选 1 多路选择器、非阻塞赋值、阻塞赋值、模为 60 的 BCD码加法计数器 、模为 60 的 BCD码加法计数器、BCD码—七段数码管显示译码器、用 casez 描述的数据选择器、隐含锁存器举例 ,特别是模为 60 的 BCD码加法计数器,这是我目前发现的最优源代码,应用于解码器领域。-This source code is based on the Verilog language def
TLC
- traffic light controller
vlsiram
- VHDL RAM 16 * 8 source code FPGA
vlsiramp
- VHDL RAMP wave gegerator
