资源列表
addition
- FFT implementations using fused floating point operations
TSTBENCH
- FFT implementations using fused floating point operations
text
- fpga锁相环实验——锁相环使用,开发环境为Quartus II -The fpga- phase-locked loop using phase-locked loop experiment, development environment for the Quartus II
spi
- 基于SPI总线的ARM与FPGA通信实验,需要用到stm32和fpga-ARM and FPGA based on SPI bus communication experiment, the need to use stm32 and FPGA
USART
- 基于USART的ARM与FPGA通信实验-Based on the ARM and FPGA communication experiment of USART
w5500_spi_fpga
- 共两个文件,一个是对网络芯片W5500进行控制的master spi接口,另一个是w5500命令控制逻辑,命令格式按照w5500芯片的要求,分为地址段,控制段和数据段进行统一控制。此外提供w5500芯片初始化及读写控制流程图。-A total of two documents, one is the master SPI interface for network control chip W5500, the other is a w5500 command control logic, co
E5_1_AskMod
- matlab仿真2ask和4ask.可观察信号的时域波形和频谱图。-Matlab simulation 2ask and 4ask. Can observe the signal time domain waveform and spectrum.
ASKMod
- ASK调制信号的verilog VHL设计,在ise中实现了ASK信号的调制解调。-ASK modulation signal verilog VHL design, in ise to achieve the ASK signal modulation and demodulation.
E4_4_IIR4Functions
- 用verilog语言实现的一个IIR滤波器,因为现在的ise等工具中没有包含相关的ip核,所以需要手动设计。 -With verilog language to achieve an IIR filter, because now ise and other tools do not contain the relevant ip kernel, so the need for manual design.
digital_clock
- 基于vivado的FPGA数字闹钟的程序,verilog语言编写-Vivado based on the FPGA digital alarm clock procedures, verilog language
project_fir_test
- 基于verilog的FIR滤波器设计,使用BASYS3作为开发工具-Verilog based FIR filter design, the use of BASYS3 as a development tool
candy_machine
- Verilog Code for Candy Machine State Machine
