资源列表
TestBench
- 怎样写testbench 本文的实际编程环境:ISE 6.2i.03 ModelSim 5.8 SE Synplify Pro 7.6 编程语言 VHDL 在ISE 中调用ModelSim 进行仿真-、assert (s_cyi((DWIDTH-1)/4) = 0 ) and (s_ovi = 0 ) and (s_qutnt = conv_std_logic_vector(v_quot,DWIDTH)) and (s_rmndr = conv_std_log
coslist
- cos表值寄存器,1024点,10位地址,10位数据-the list of cos,1024 points,10 bits of address, 10 bits of data
2007
- 本数字示波器以单片机和FPGA为核心,对采样方式的选择和等效采样技术的实现进行了重点设计,使作品不仅具有实时采样方式,而且采用随机等效采样技术实现了利用实时采样速率为1MHz的ADC进行最大200MHz的等效采样。-The digital oscilloscope and a single-chip FPGA as the core, the choice of the sampling methods and the equivalent sampling technique designed
counterjia23
- 一个最基础的23进制加法计数器,学习VHDL一定会遇到的。-One of the most 23 hexadecimal adder based counters, learn VHDL will be encountered.
8wei
- 一个8位的十进制频率计数器,精度还不错。-An 8-bit frequency counter decimal precision is also good.
autoshop
- 一个简单的自动售货机的程序,20种商品,2种价格。-A simple procedure for vending machines, 20 kinds of commodities, two kinds of prices.
QIMO
- Verilog 编写的任意波形发生器,附带了顶层文件,输出波形-Verilog prepared arbitrary waveform generator, with a top-level document, the output waveform
vhld_fpga_box
- Verilog 编写的波形发生器,可发生正弦波,三角波,方波,可以调频-Prepared Verilog waveform generator, can occur sine, triangle wave, square wave, you can FM
daima
- 用VHDL语言设计一个8位加法器: 在八位加法器代码一中:加法器是由两个4位二进制加法器U1和U2组成的8位加法器逻辑电路,其中U1用来装载8位加法器中两个加数的低4位,而U2则用来装载高4位。在设计4位加法器时,定义输入信号量CIN、A、B以及输出信号量S、Cout。定义信号量SINT/AA/BB,将加数A和0并置后赋给AA,加数B和0并置后赋给BB,形成5位二进制数,这是为在做加法时发生溢出所做的处理,然后将加数AA与BB以及进位Cin相加赋给SINT,并将SINT的低4位赋给加数和S输
FPGA-DDC
- 基于FPGA的直接数字频率合成器的设计和实现。-FPGA-Based Direct Digital Frequency Synthesizer Design and Implementation.
AlteraQuartusII
- Altera FPGA开发软件QuartusII的介绍和使用手册,有助于学习Altera FPGA的开发。-Altera FPGA development software QuartusII introduction and use of manuals, help to study the development of Altera FPGA.
1024
- 用C写的mif文件正弦波数据文件,很好用的数据哦-Written by C sine wave data file mif file
