资源列表
CRC16
- 用于CRC16校验的Verilog程序源代码,喜欢的拿走-Uses in CRC16 the verification the Verilog procedure source code, likes taking away
arccos
- 一个求反余弦的cordic算法,整个工程。包括仿真。可以直接打开。-An inverse cosine of the cordic seeking algorithms, the whole project. Including the simulation. Can be directly opened.
HDB3Decoder
- 这是一个HDB3的译码器,实现从HDB3双极性码到高低电平二值序列的转化-This is a decoder of the HDB3, HDB3 bipolar from high-low-level code to the conversion of binary sequences
pro002_keyboard
- 键盘鼠标的源码及约束(verilog)已用FPGA实现-Keyboard and mouse the source and constraints [verilog] has spent FPGA realize
fpga-dds
- 本文介绍了dds的原理以及altera公司的fpga器件FLEX10K系列的主要特点,给出了用EPF10K40实现直接数字频率合成器的工作原理、设计思路、电路结构和仿真结果以及功能改进。-This article describes the principles dds and altera fpga device company FLEX10K series of key features, is given with EPF10K40 the direct digital frequency
Pld_lab4
- stop watch in vhdl using MAXII development board.
mc8051_test
- 在FPGA上嵌入51内核,通过修改可以直接在板子上使用的。-FPGA to 51, through the modified kernel embedded can be directly in the board of use.
ddc_FPGA
- 简要介绍了数字下变频的设计,通过采用xilinx的ise软件,ipcore的调用实现-Briefly introduced the design of digital down conversion, through the use of ise the xilinx software, ipcore call the realization of
hdlc_decode
- 基于Verilog的HDLC解码器。其中时钟的提取采用数字锁相环-The HDLC decoder based on Verilog. Which are extracted using digital phase-locked loop clock
FPGA_flitter
- 数字滤波器在FPGA中的实现,作为在数字域最普遍的一种应用,中兴给出的详细教程。-The realization of the digital filter in an FPGA, as the most common application of the digital domain, ZTE given detailed tutorial.
Framer
- ISE平台下的verilog的QC-LDPC编码,经仿真没有问题-ISE platform verilog QC-LDPC coding, no problems by simulation
divider
- verilog HDL编写的浮点除法器,编译通过,可综合。压缩包包含三个文件。-verilog HDL write floating-point divider, compile, can be integrated. Archive contains three files.
