资源列表
on-chip-power
- ON CHIP POWER OPTIMIZATIOM
vlsi
- VLSI BASED APPLICATION
any_to_1024x768@60
- 将分辨率大于1024x768任意帧频的视频输入转换为1024x768@60Hz VGA输出-The 1024x768 resolution is greater than at any frame rate video input is converted to 1024x768 @ 60Hz VGA output
B1930n
- firmwrae for lcd rtd2120-4
FLATRON-E1942C-BN
- firmware for lcd rtd2120-5
bayer_sensor_mod
- 基于verilog编写的 CMOS sensor 模型,可以输出bayer 数据,尺寸可调-Verilog prepared by the CMOS sensor model, you can output bayer data, size adjustable
HDB3
- FPGA实验_HDB3编码器设计(包含5个模块)-FPGA design experiments _HDB3 encoder (including 5 modules)
mimo_dectection20160112
- mimo检测算法的FPGA实现,包括最小迫零检测算法和ML检测算法,已在ISE上仿真通过-mimo detection algorithms on FPGA, including a minimum zero forcing detection algorithm and ML detection algorithm has been through in the ISE simulation
IP_COE_Abs2Rel
- 编程辅助软件,将Xilinx ISE 14.x IP核含有的COE文件从绝对路径改成相对路径-Progrmming assisting software, Xilinx ISE 14.x IP core have COE file absolute path change into relative path
traffic_control2
- 交通红绿灯管理系统。用一片HDPLD和若干外围电路实现十字路*通管理器。该管理器控制甲乙两道的的红黄绿三色灯,指挥车辆和行人安全通行。该交通管理器是由控制器和受其控制的三个定时器及六个交通管理灯组成。-Circuit crossroads traffic manager. The manager controls the B two red-yellow-green lights, directing vehicles and pedestrians safe passage. The Tra
miaobiao
- 在Quartus II 环境下利用Verilog语言编写的秒表程序,包含模块化器件和仿真波形-In the Quartus II environment, use Verilog language stopwatch procedures, including modular devices and simulation waveforms
shizhong
- 在Quartus II 环境下利用Verilog语言编写的时钟程序,包含模块化器件和仿真波形-In the Quartus II environment, use Verilog language clock procedures, including modular devices and simulation waveforms
