资源列表
PLB_MG
- PLB Macrogate in VHDL
Killswitch
- 这是用来KILLSWITCH的开关, 是采用汇编语言的编写。-This is used to to KILLSWITCH the switch, and is written in assembly language.
FIFO
- FIFO在VHDL上的实现。没有注释,较为完善,已通过编译。-FIFO implementations in VHDL. No comment, more perfect, has compiled.
FPGA_RS232
- FPGA芯片,利用Verilog硬件描述语言实现与PC电脑通信功能。-FPGA chip, the Verilog hardware descr iption language and PC computer communication function.
test_ddr2_mem_model
- ddr2 test bench top for altera fpga.-ddr2 test bench top for fpga.
sap_latest.tar
- This 8-bit microprocessor with 5 instructions. It is based on 8080 architecture. This architecture called SAP for Simple-As-Possible computer. It very useful design which introduces most of the basic and fundamental ideas behind computer operation.
fast-crc_latest.tar
- A 32-bit parallel and highly pipelined Cyclic Redundancy Code (CRC) generator is presented. The design can handle 5 different channels at an input rate of 2Gbps each (the total output throughput is 5x4Gbps.)
viterb_encoder_and_decoder_latest.tar
- Category: Arithmetic core Language: Verilog Development status: Mature Additional info: Design done, Specification done WishBone Compliant: No
fpu100_latest.tar
- Features - FPU supports the following arithmetic operations: - Add - Subtract - Multiply - Divide - Square Root
vdhl
- 这个是一些VHDL硬件描述语言例子,可以对初学者有很大帮助。-examples for VHDL
VHDL--examples-and-answers
- 这些是VHDL设计的练习例子及答案总结,可以加速理解硬件描述语言。-Verilog HDL
Example-8-1
- 我的观点是Verilog和VHDL对于高手而言各有利弊,Verilog感觉更适合于RTL(寄存器传输级)的描述,而VHDL更适于System级的建模。 但是初学者强烈建议学习Verilog,更容易入手些,但是学习过程中一定要注意下面一点,毕竟国内外大公司现在大都采用Verilog是有其原因的。 l FPGA/CPLD、ASIC的逻辑设计所采用的硬件描述(HDL)语言是同软件语言(如C,C++等)是有本质区别的!虽然Verilog很多语法规则和C语言相似,但是Verilog是硬件描述
