资源列表
Spartan-3-FPGA-Family-Data-Sheet
- Spartan-3 FPGA Family Data Sheet
DSP
- 用matlab的simulink功能进行DSP设计-Using matlab simulink function DSP design
msp430x41x
- 低电源电压范围为1.8 V至3.6 V 超低功耗: - 主动模式:280μA,在1 MHz,2.2伏 - 待机模式:1.1μA - 关闭模式(RAM保持):0.1μA 五省电模式 欠待机模式唤醒 超过6微秒 16位RISC架构, 125 ns指令周期时间 12位A/ D转换器具有内部 参考,采样和保持,并 AutoScan功能 16位Timer_B随着三† 或七‡ 捕捉/比较随着阴影寄存器 具有三个16位定时
interpolation_shaping_filter
- 内插成型滤波器的FPGA实现,可根据需要配置不同的内插倍数,Quarter II环境编译,可直接使用-Interpolation shaping filter FPGA, can be equipped with different interpolation factor, Quarter II compiler environment, can be used directly
led
- LED灯显示,利用VHDL语言实现数码管中的灯的显示功能(The LED lamp shows that the display function of the lamp in the digital tube is realized by the VHDL language)
static_pll
- 介绍如何使用ProASIC3/E的Static PLL,从例化到下载测试的整个过程。-Describes how to use the ProASIC3/E of the Static PLL, to download the test from the cases of the whole process.
FPGAMp3Player_MihaiAndreiVeres
- 使用VHDL语言实现MP3播放,和SD卡的SPI模式交互,以及文件系统的实现-MP3 player, and SD card SPI mode interaction, as well as file system using VHDL
MES-15
- verilog sample programs
ug612
- xilinx的时钟约束指导,适合新手学习-xilinx clock constraint guidance documents for novices to learn
LAB28
- EDA基础_综合实验篇__实验二十八 数字锁相环设计-The basis of comprehensive experimental articles EDA __ _ 28 digital phase-locked loop design experiment
Dabija
- my program is in fact a keyboard linked to spartan III fpga...when u presed a button it will be showed on the bcd of the fpga
DDR2_SDRAM操作时序
- DDR2_SDRAM操作时序,介绍的很详细,不错(DDR2? SDRAM operation sequence, very detailed introduction, very good)
