资源列表
I2C_slavemodule
- Verilog I2C 转SPI 总线代码,在MAX EP240上成功使用,设计很简洁,很不错-Verilog I2C TO spi code
clockend
- 基于QuartusII开发环境,Cyclone III开发板的VerilogHDL多功能数字钟程序。可实现24小时计时,手动校时,闹钟,整点报时功能。分频模块在仿真和烧写是需要改变。-QuartusII based development environment, Cyclone III development board VerilogHDL multifunction digital clock procedures. Can achieve 24-hour clock, manual ti
mealy
- 此代码能够运用状态机的思想实现mealy型的时序逻辑电路-This code can use state machine thought realize mealy type of sequential logic circuit
DE2_NIOS_HOST_MOUSE_VGA
- FPGA VHDL PROGRAM DE2_NIOS_HOST_MOUSE_VGA
Verilog
- 书本Verilog设计与验证的书本源码,望能帮助到有需要的人!-Books books Verilog design and verification code, hope to help the people in need!
USB
- 基于vhdl语言的usb驱动程序,适合电子人士进行开发,可移植性强
lcd1602
- LCD1602的控制编程 里面有全部的 文档程序-LCD1602 control program which has all of the documentation process
AD9648_ver
- FPGA通过SPI总线配置AD采集芯片AD9648的程序,Verilog实现 -FPGA configuration via SPI bus chip AD9648 AD acquisition procedures, Verilog realization
PCI9052
- 用verilog语言编译的pci协议实现,而且有具体的电路图-Compiled with the verilog language pci protocol implementation, but also the specific circuit
SDRAM
- 介绍了sdram的原理,非常详细,可以供学习者和开发者参考-Introduced the principle of sdram, very detailed, you can reference for learners and developers
cpu_register_VHDLproject
- 常用的VHDL模块,适合VHDL入门者,本系列一共包含六个VHDL模块,本模块是cpu寄存器组 1.算术逻辑单元(alu_1706),实现算术逻辑运算 2.CPU寄存器组(cpu_register),实现四个通用寄存器(具有读写功能),一个PC寄存器(清零,置数,加一计数,减一计数,工作使能)。 3.全加器(full_adder) 4.半加器(half_adder) 5.3-8译码器(mutex_3to8) 6.计算机运算器(S6)实现运算器相关功能-VHDL modul
VHDL
- 数字逻辑基础与Verilog设计,针对verilog语言的特点,讲解了很多例子!-Verilog
