资源列表
SAMP_RATE
- this VHDL program can count and measure a time of high-level of a signal by a high-frequency refrence signal.
WRCTRL
- this VHDL Program get a 64 bit data and send it to a SDRAM-controller block to write into SDRAM and then get a 64bits data from SDR-block
shift_reg_sp
- this VHDL Progran get a SCLK(seril CLock) and a WCLK(Word CLOCK) with a serial data line and return a 64nits Parallel data.
shift_reg_ps
- this VHDL program can get a 64bit paralel data and make a serial data with SCLK and WCLK.
Half
- 半整数分频,可以分出x.5的频率,大家请自行研究其他频率。-Half-integer frequency, the frequency may be distinguished x.5, we requested to look into other frequencies.
CNT
- 分频的VHDL语言描述,巨简单实用,一看就会,从2到16分频都有,好东西啊。-Sub-band descr iption of the VHDL language, giant simple and practical, one can see, from 2-16 pm band has, ah good things.
lpm_ram
- 一个基于quartus的LPM_RAM例子,VHDL语言写的,通过仿真测试-Quartus the LPM_RAM based on examples, VHDL language, and through simulation testing
xapp462_vhdl
- a example -Code for DCM in language VHDL-a example-Code for DCM in language VHDL
ad7304
- a program for AD-Wandler ad7304 in VHDL-Language
max5236
- a program for AD-Wandler max5236 in VHDL Language
DDSsheji
- 再发一个修改的完善的基于FPGA的DDS信号源实现方案-Recurrence of an amendment to improve the FPGA-based realization of the DDS signal source program
multi
- VHDL Multiplier RTL code-VHDL Multiplier RTL code
