资源列表
Elevator
- 基于Spartan-3E板的简易电梯控制,采用verilog编写,LCD1602模拟显示电梯状态-Simple elevator control on Spartan-3E board using verilog write, LCD1602 analog display lift status
mips16e.tar
- 使用verilog HDL编写的mips16e 16位cpu,按照mips16e官方说明编写-Use verilog HDL prepared mips16e 16 位 cpu, the official note has been prepared in accordance with mips16e
jpeg_latest.tar
- Jpeg Compressor in HDL language
25_lcd_system
- 该程序为lcd程序,编译环境为Quartus/Xilinx,使用语言为VerilogHDL-The program for lcd, compiler environment for Quartus/Xilinx, use language VerilogHDL
16_buzzer
- 该程序为蜂鸣器程序,编译环境为Quartus/Xilinx,使用语言为VerilogHDL-The program for the buzzer, compiler environment for Quartus/Xilinx, use language VerilogHDL
07_number_mod
- 该程序为数码管程序,编译环境为Quartus/Xilinx,使用语言为VerilogHDL-The program for the digital program, the compiler environment Quartus/Xilinx, use language VerilogHDL
03_key_detect_1
- 该程序为按键防抖程序,编译环境为Quartus/Xilinx,使用语言为VerilogHDL-The program for key stabilization program, the compiler environment Quartus/Xilinx, use language VerilogHDL
FIFO
- 该代码为FIFO代码,编译环境为Quartus/Xilinx,语言为VerilogHDL-The code for the FIFO code, compile environment Quartus/Xilinx, language VerilogHDL
test
- 基于FPGA的数字秒表(数码管扫描)程序。 平台:quartusII 15.0-FPGA-based digital stopwatch (digital scan) program. Platform: quartusII 15.0
ZZ
- 基于VHDL硬件描述语言,对CPSK调制的信号进行解调-cpsk feichanghaoyong nizijimanmankan
DA_TLC5615_breath-led
- 使用10位串行DA芯片TLC5615将数字信号转换为模拟信号,开发板DA芯片VDD=5V,VREF=3.3V 计算公式:Vout=VREF*(N/1024) N为10位二进制码 ** 操作过程:根据需求,在程序改变10位二进制数,在DA芯片的Vout脚输出相应电压-breath led
DA_TLC5615s-Voltage-on-Digital-tube
- 使用10位串行DA芯片TLC5615将数字信号转换为模拟信号,开发板DA芯片VDD=5V,VREF=3.3V 计算公式:Vout=VREF*(N/1024) N为10位二进制码 最后使用开发板上AD芯片TLC549将电压显示于数码管上-use 10 serial DA TLC5615 and display on digital tube
