资源列表
myfft64_final
- 通过调用quartus ii中的宏模块,优化源代码。这样,我们就能节能自己优化代码的时间。源代码中的FFT是基—2算法。-By calling the quartus ii macro module, optimize the source code.so,we can save the time to optimize the source code by yourself.This code is base-2 of FFT algorithm,a simple algorithm to r
verilog
- 数字信号处理的FPGA实现第三版(Meyer-Baese)书上的所有例程-All the routines in the book of digital signal processing FPGA Implementation of the third edition (Meyer-Baese)
states
- 红绿灯控制,红黄绿三色红绿灯控制程序。状态机输出分成同步输出和异步输出,状态机异步输出直接用状态机的某个状态进行组合逻辑运算来得到一个输出,同步输出是在该状态的时钟上跳沿控制输出变化。-Traffic light control
VHDL_Testbench
- Some introduction of VHDL Testbench.Very useful for who wants to learn VHDL.
Verilog
- 华为Verilog 基本实例,为初学者提供很好的参考-exemple for verilog and help you studying FPGA designe more confidently.
KF903-UART-19200
- 如何使用M104D模块,通过串行口通信,方式为3-ow to use the the M104D module through the serial port communication, the way 3
8051-LCD-Driver
- 实验用程序图纸,好用,C51驱动LCD源程序-Experimental procedures drawings, easy to use, C51 drive the LCD source
8051-and-AD1674
- C8051 and AD1674 ,全部源代码,直接仿真使用-On C8051 and the AD1674, full source code, the direct simulation use
FM_DemodNew
- FM接收机 基于FPGA的调频收音机的设计 用VEIRLOG语言编程,利用QUARTUSii与MODELSIM联合仿真-FM receiver on FPGA FM receiver design With VEIRLOG language program, use QUARTUSii and MODELSIM joint simulation
Project
- 基于VHDL语言编程实现了十字路口的交通灯控制器-Based on VHDL language programming realized the intersection of traffic light controller
wahing-machine-VHDL-design
- 简易全自动洗衣机控制器。该控制器由两大状态A和B组成,每个状态分三个子状态,每个状态分别由选择A和选择B控制。其中A为步进选择按纽,每步跳转一个子状态、B也为步进选择按纽,但每步选择B中的所有组合中的一种。当启动时,时间序列控制器按已选的B类子状态顺序执行。-use VHDL languerage fulfill the design of an automatic washing maching.
xyj
- 在QuartusⅡ软件环境下,利用实验室集成芯片,使用VHDL语言编写程序实现模拟一个洗衣机控制系统的基本功能。-In Quartus Ⅱ software environment, utilizing laboratory integrated chips, use VHDL language programming simulating a washing machine control system of basic function.
