资源列表
Dig_ic
- dff fgfhjk jkkl hjckjbdk svbjhusv bjhnsvj nsd vhn dbdj mdfwd fbdjf
rs232
- 使用VHDL语言在vivado平台上编的串口通信的完整工程,并能用EGO1开发板成功验证(The complete project of serial communication is compiled on the vivado platform using VHDL language, and it can be successfully verified with the EGO1 development board.)
VHDL_infrared_telecontrol_design
- Infrared telecontrol design based on the the VHDL includes the mode of infrared send,receive mode,key code mode,ringing mode and so on.
Dial
- 简单的拨码盘实验设计,从拨码盘读数显示在数码管上,供初学者参考。-Simple dial encoder experimental design, reading from a dial code displayed on the digital disc, the reference for beginners.
FPGA_vidio
- 基于fpga的实时视频采集与显示 高速化 小型化-fpga
Code-speed-adjustment-circuit
- 基于同步的数字 复接系统, 即输入的数据码流速率相同。若各 支路 的数 据码 流速 率不 同, 则 不能 直接 进行 复接, 因为复接合成后的数字信 号流, 在 接收端是无法分接恢复成原来的信号的, 为此在复接 前要使各支路数码率同步, 我们可以在设计的同步数字复接系 统前方加一码速调整单元, 以调整各支路的速码率使其同步, 并在分接 后再经过码速调整恢复为原来的速率。 -Based on the synchronous digital multiplex system, namely th
miaobiao
- 秒表 8个7段译码器 分钟数——秒数—百分之一秒-Stopwatch 8 7 segment decoder minutes- seconds- hundredths of a second
frequency
- 基于FPGA的verilog语言频率计设计-Design of FPGA-frequency meter
i2c.tar
- 这是一个I2C接口的VHDL实现,源代码是完整的。-This is an I2C interface VHDL source code is complete.
Virtex-5-FPGA-Data-Sheet
- 本程序基于xilinx fpga,v5,verilog语言,主要用于数据采集,采集频率可达500m,通过pingpang缓存进行数据转发。-The program xilinx fpga, v5, verilog language, mainly used for data acquisition, acquisition frequency of up to 500m, through data forwarding pingpang cache.
fpga_pc
- 该源码实现了XILINX的FPGA(Spartan 3E)与计算机的通信,用到了rs232串口、ps/2键盘接口、lcd液晶,是学习FPGA很好的资料-The source implementation of the XILINX' s FPGA (Spartan 3E) and computer communications, use the rs232 serial port, ps/2 keyboard interface, lcd LCD is good information t
Modelsim-setup
- vhdl开发环境之----modelsim安装步骤-VHDL development environment---- modelsim installation steps
