资源列表
ADoGV2_StopSignDet
- Stopsign in FPGA VHDL detection
taxPC0607Donen
- 这是一个基于FPGA设计的出租车计价系统。-this is a system which based fpga.
cf-fft
- 用ip核实现fft。用vhdl编写。altera的fpga-Ip core implementation using fft. Written in vhdl
sopc_led
- 一个基本SOPC系统工程,用于学习SOPC系统的建立,应用程序的调试等-SOPC a basic systems engineering, the establishment of systems for learning SOPC, application debugging, etc.
answer4
- 数字式竞赛抢答器 设计一个可容纳四组参赛者同时抢答的数字抢答器 1.能判断第一抢答者并报警指示抢答成功,其他组抢答均无效 2.设计倒计时时钟,若提前抢答则对相应的抢答组发出警报-Digital Race Responder Design a can hold four groups of participants at the same time answering the digital answering machine 1. To determine the firs
clock-_final_advI
- 一个数字钟,用verilog编写的,可以暂停,有闹钟,有秒表,功能齐全-clock
EDA
- 本压缩包收集了密码锁案例,含程序源码 报告等东西-Ben archive collection of 150 classic C, C++ programs and topics, source code, is a collection of values
GTX4
- 光纤发送接收模块,verilog编写,主要用于光纤的发送和接收,波长1310nm-Fiber optic transmitter receiver module, verilog written primarily for transmitting and receiving the optical fiber, wavelength 1310nm
dds
- NCO,同时产生cos和sin信号。quartus -NCO, while producing cos and sin signals. quartus II
Roth---Digital-system-design-with-VHDL.-1998.pdf.
- Digital Systems Design Using VHDL
WM8731
- 通过 fpga 控制音频编解码芯片 wm8731 产生一个 1khz 的正弦波,接上 AC620 板上的耳机接口,试听此正弦波。(注意,声音比较大,如果为了保险,可以使用 带音量控制的音响,也可以用示波器观察)。(The audio codec chip wm8731 is controlled by FPGA to produce a 1 kHz sinusoidal wave connected with AC620 Listen to this sinusoidal wave wit
eetop.cn_专用集成电路设计实用教程
- 本书的主要对象是IC设计工程师,帮助他们解决IC设计和综合过程中遇到的实际问题。(The main object of this book is IC design engineers, to help them solve the practical problems encountered in IC design and integration.)
