资源列表
SIN
- 使用rom生成sin曲线,VHDL实验课上做的实验,适合初学者。-Sin curve generated using the rom, VHDL experimental class to do the experiment, suitable for beginners.
qiangdaqi
- 四人抢答器, 有4组抢答,系统开始后进入抢答状态,抢答开始后20秒倒计时,20秒倒计时后无人抢答显示超时,发出报警信号;当有一路抢答按键按下,该路抢答信号将其余各路抢答信号封锁,同时铃声响起,显示该路抢答台号;一轮结束后按复位键将所有状态复位。-Four Responder, Responder has four groups, the system begins to enter the answer in the state, began to answer in 20 seconds af
jiaotongdeng
- 交通灯,模拟显示十字路口两个方向的交通通行情况。两个方向均用红、黄、绿灯指示实际状态。用LED同时显示两个方向状态的时间。时间计数方式为倒计数方式。技术参数为绿(红)50秒、黄(红)5秒、红(绿)30秒和红(黄)5秒。-Traffic lights, crossroads analog display case crossings in both directions. In both directions with red, yellow and green indicate the actu
JIAFA_4
- 加法器,采用流水线技术设计四级加法器,VHDL实验-Adder, four pipelined adder technical design, VHDL test
LED
- xilinx V6板卡上的根据时钟的LED流水灯程序,包括chipscope的时序提取模块,已在在V6上验证通过-xilinx V6 under the clock on the board LED light water procedures, including the timing chipscope extraction module has been verified through on the V6
tv_tft320x240_red2-35
- 本实验是红色飓风上的sdram的应用实例,希望有用-This experiment is red hurricane sdram on application examples, useful
fpga_dds
- 设计一个直接数字频率合成(DDS,Direct Digital Synthesis),DDS是一种新型的频率合成技术。DDS 技术是一种把一系列数字形式的信号通过DAC 转换成模拟信号的合成技术。-Design a direct digital frequency synthesis (DDS, Direct Digital Synthesis), DDS is a kind of new type of frequency synthesis technologies. DDS technol
Multiplier-code-with-testbench
- VHDL code for synthesizable Multiplier with testbench
display
- seven segment display apllication with only one push button up counter
flash
- fpga nios ii vhdl qsys
filter_lpm_shaping
- 4倍内插值的fir成型滤波器,语言vhdl,工程已建立,可以直接运行-4x interpolation of fir shaping filter, language vhdl, project has been established, you can directly run
uart
- 一个实用的uart协议模块,使用verilog 实现-A practical uart protocol modules, use verilog to achieve
