资源列表
liushuideng
- S0 从左到右依次点亮 S1从右到左依次点亮 S2从两边到中间依次点亮 S3从中间到两边依次点亮-S0 S1 lit from left to right from right to left, light from both sides to the middle order S2 S3 light turn from the middle to both sides of the light
keyboard_control
- 用verilog寫得鍵盤控制,可在quatus執行-Verilog is written with the keyboard control, the implementation of the quatus
digital_frequence_counter
- 设计功能: 1..用VHDL完成12位十进制数字频率计的设计及仿真。 2.频率测量范围:1Hz∼ 10KHz,分成两个频段,即1∼ 999Hz,1KHz∼ 10KHz,用三位数码管显示测量频率,用LED显示表示单位,如亮绿灯表示Hz,亮红灯表示KHz。 3.具有自动校验和测量两种功能,即能用标准时钟校验、测量精度。 4.具有超量程报警功能,在超出目前量程档的测量范围时,发出灯光和音响信号。 -Design features: 1. . Compl
SDRAMtest
- 使用quartus软件打开 内含sdram测试文件代码语言为verilog 备注清晰,适合初学者-Quartus software using open source test file containing sdram verilog Remarks clear language, suitable for beginners
wzy01
- Quartus2 VHDL数据选择器程序设计,用于熟悉EDA软件的使用。-Quartus2 VHDL programming data selector for use familiar EDA software.
LED
- VHDL LED七段译码程序,程序为txt格式,请自行另存为vdh后缀的文件-VHDL LED seven-segment decoding process, procedures txt format, please use the Save As vdh file suffix
jtd
- 交通灯vhdl程序,使用交通灯模块的 12个发光二极管,东西EW为主干道主干绿灯50秒,红灯30s,黄灯5s。-Vhdl program traffic lights, traffic lights use light-emitting diode module 12, East EW 50 seconds for the trunk main green, red 30s, yellow 5s.
123
- VHDL电子时钟设计论文,利用一块芯片完成除时钟源、按键、扬声器和显示器(数码管)之外的所有数字电路功能。-VHDL design of e-paper clock, using a complete inter-chip clock source, buttons, speakers and monitors (digital control) than all the digital circuit functions.
321
- VHDL模为10,范围为0-9,可变模计数器是指计数/模值可根据需要进行变化的计数器。-VHDL model of 10, the range of 0-9, the variable modulus counter is counting/A value can be changed as needed counter.
PCM
- 实现模拟信号向数字信号的转换,,同时编译通过,可使用-Analog signal to digital signal conversion, and compile, you can use
ISO7816-4
- ISO7816-4,主要是对1-2-3具体实现,行业间交换命令 是编程智能CPU卡的基础-ISO7816-4, mainly for 1-2-3 concrete realization of inter-industry exchange of command is the basis for programming intelligent CPU Card
spi_op_core
- 基于Verilog语言的SPI设计 很好的资料 还有文档-SPI design good thing
