资源列表
traffic_Light
- 模拟十字路*通灯的VHDL程序,附有用与配合ModelSim的仿真程序。 内容:交通灯设计 (1)A,B方向各有红,黄,绿灯,初始态全为红灯,之后东西方向通车,绿灯灭后,黄灯闪烁,各路口通车时间为30秒,由两个七段数码管计数,当显示时间小于3秒的时候通车方向黄灯闪烁 (2)系统时钟1KHz,黄灯闪烁时钟要求为2Hz,七段码管的时间显示为1Hz脉冲,即1秒递减一次,在显示时间小于3秒时,通车方向的黄灯以2Hz的频率闪烁,系统中加入外部复位信号。 (3)用ModelSim做仿真
leading-zero
- 对于32位寄存器前导零个数的计数,一个简单的程序-32 registers a leading zero number of counts, a simple procedure
SPI_MASTER
- VHDL实现的SPI Master 采用标准状态机,已完成实际验证-VHDL implementation of SPI Master standard state machine has completed the actual verification
AD719x Interfacing
- This source code is used for control and data aquisition data from AD7193 on FPGA.
MainADC
- This source is used to control AD719x via SPI communication by FPGA
digital_tube
- 基于FPGA Xilinx系列,代码调试数码管的应用,采用verilog进行编程实现-Based on the FPGA Xilinx series, the code debugging the application of digital tube, using verilog programming implementation
adc0809
- ADC0809的驱动程序,经实验正确可靠,实用
testspeed
- 红绿灯实时变换程序,在接到信号时对该路车流量进行统计,一个高电平代表一辆车。并能对两条路的流量进行比较计算,根据比较百分比输出相应数值电平。-Transformation process in real time the traffic lights, after receiving the signal for the road traffic statistics, a high level representative of a car. And is able to compare th
me
- quartus软件编写的曼彻斯特编码的vhdl 源程序-the Quartus software development, Manchester encoding vhdl source
std_div
- 分频模块 用veriog hdl实现十六分频-clock division module
CRC32_D64
- 10G以太网,64b比特CRC32计算,10G以太网,64b比特CRC32计算-CRC32 with 64 bits in 10G Ethernet
4luxianzeqi
- 一个4路选择器的东西 程序 源代码都在 大家可以看看是不是可以用用 帮帮忙吧-A 4-way selector source code things are not everyone can look at are can help out with it
