资源列表
4-to-1-digital-selector
- 4选1数字选择器的Verilog硬件语言实现,开发环境是ModelSim-4 to 1 digital selector Verilog hardware language development environment ModelSim
wave
- 波形产生的VHDL程序源码,已经在FPGA开发板上调试通过-Waveform generated by VHDL program source code, has been debugging through on FPGA development board
SRAM_with_con
- 带有控制器的SRAM,提供一个地址选通脉冲ADS,一个读/写信号R_W,一个时钟信号和复位信号,包含了测试文件。-Controller with the SRAM, providing a strobe pulse Address ADS, a read/write signal R_W, a clock signal and reset signal, including the test documents.
SSRAM-to-NOR-Flash-Bridge
- nor flash(m29w128g)的读,写,擦出等操作,另一边是标准的SSRAM操作接口。--one port is nor flash interface,including the basic operation of nor flash(m29w128g);the other one is standard ssram interface。
mcp2510_13.3
- this file function is to driver the chip of MCP2510
tlc1549
- 51单片机ad驱动 e2prom驱动 lcd驱动 电子表 电压表程序等 都经过调试可直接调用-E2prom drive 51 single ad-driven spreadsheet voltmeter lcd driver so after a debugging program can be called directly
modelsim
- 如何安装modelsim -modelsim
ROM
- Verilog sine的查找表,相信大家会用到-Verilog sine lookup table, I believe we will use
isatoi2c
- 本程序实现的是ISA转I2C的功能,绝对可用-this program is the ISA I2C transfer function can be absolute
FIR_matlab_verilog
- matlab 仿真低通滤波器,然后用verilog硬件实现-using matlab to simulate a fir lowpass, then using verilog to implement it.
xu-lie-jiance-qi
- 序列检测器可用于检测一组或多组由二进制码组成的脉冲序列信号,当序列检测器连续收到一组串行二进制码后,如果这组码与检测器中预先设置的码相同,则输出1,否则输出0。由于这种检测的关键在于正确码的收到必须是连续的,这就要求检测器必须记住前一次的正确码及正确序列,直到在连续的检测中所收到的每一位码都与预置数的对应码相同。在检测过程中,任何一位不相等都将回到初始状态重新开始检测。 状态机的工作方式就是根据控制信号按照预先设定的状态进行顺序运行。本实验就是要求当检测器收到一组二进制码后,如果这组码与检
counter_seg_code
- 对于学习FPGA的同学来说计算器分频是必不可少的流程 但是通常将两者配合起来使用是很重要的-It is essential for students to learn FPGA to divide the calculator, but it is important to use them together.
