资源列表
ex2_key
- 该实验需要实现一个简单的三个按键分别控制三个发光二极管亮或暗的控制。 例如, 按键 1 控制发光二极管 1。 上电初始发光二极管 1 不亮, 当检测到按键 1 被按下后, 发光二极管 1 则点亮, 按键 1 再次被按下时,发光二极管 1 则不亮,如此反复。 该实验需要把握好按键消抖检测的设计技巧。 -The experiment needs to implement a simple three buttons control the three LEDs light or dark contr
ex1_clkdiv
- 这个实验可以说是verilog入门最基础的实验了,我们不做太多的理论分析,实践是硬道理。 当CPLD的I/O( FM)为低电平时,三极管导通, 蜂鸣器发声。-This experiment can be said to be the most basic experiments verilog entry, and we do not do a lot of theoretical analysis, practice is the last word. When the CPLD' s
CPSK_modulation_code
- CPSK调制VHDL程序,测试正确,已使用-CPSK modulation VHDL procedures, the test is correct, has been used
ASK_modulation_code
- ASK调制VHDL程序,好用,已测试通过-ASK modulation VHDL program, easy to use, has been tested
ASK_DEMODULATION_AND_TEST_CODE
- ASK解调VHDL程序及仿真,项目已使用,好用-ASK demodulation VHDL procedures and simulation, the project has been used, easy to use
URAT_VHDL_CODE_TEST_OK
- URAT VHDL程序_好用_测试正确,项目已使用-URAT VHDL program _ with _ test correctly
IQ_SIGNAL_GENERATION_CODE
- IQ信号发生器_好用_测试正确,项目已经使用-IQ signal generator _ with _ test correctly
MPSK_MODULATION_DEMODULATION_CODE
- MPSK调制与解调VHDL程序_好用_测试正确-MPSK modulation and demodulation of VHDL program _ with _ test correctly
MASK_MODULATION_CODE
- MASK调制VHDL程序_好用_测试正确-The MASK VHDL program with _ _ modulation test
FSK_MODULATION_DEMODULATION_CODE
- FSK调制与解调VHDL程序_好用_测试正确-FSK modulation and demodulation of VHDL program _ with _ test correctly
DDR_TEST_OK
- 接口DDR2读写测试模块,好用,测试正确-Interface DDR2 read and write test module, ,test correctly
LTC2440_1
- 一款具有 5ppm INL 和 5μV 偏移的高速 24 位无延迟增量累加 (No Latency ΔΣTM) ADC LTC2440的源代码-A 5ppm INL and 5 V high speed 24 bit offset without delay increment accumulation (No Latency TM ADC LTC2440 delta sigma) source code
