资源列表
lms
- 文件中为lms算法的ise工程,其中包含了lms算法的fpga实现的verilog程序以及testbench,很好的在FPGA上实现了lms算法,还有一些调试程序的总结-Ise project file for lms algorithm, which contains the lms algorithm fpga verilog program to achieve and testbench good lms algorithm implemented on FPGA debugger su
multiplier
- 8*8的乘法器基于quartus2的显示文件,其中使用了门电路和全加器来实现的,全加器用以实现进位运算,由于是第一次上传文件,这个是基于quartus2的显示文件-8* 8 multiplier, which uses the gate and full adder to implement the full adder to achieve binary operations
EX28_CPLD
- Quartus编程环境下,DSP5509与CPLD的通信过程,用VHDL来编写的。-The connection between DSP and CPLD
multiplier
- 8*8的乘法器,其中使用了门电路和全加器来实现的,全加器用以实现进位运算,-8* 8 multiplier, which uses the gate and full adder to implement the full adder to achieve binary operations
add
- 16位的加法器,全加器,有效的利用了门电路用以实现全加器的进位-16 of the adder, full adder and effective use of the gate for the binary full adder
qpsk
- 用ISE10.1 实现的简单qpsk功能实验-qpsk lab achviment
120606003
- count program written by verilog code
huanxingfenpeiqi
- 步进电机的环形分配器,VHDL文件源码,经编译全通过,没有仿真,-Annular distributor of the stepper motor, VHDL file source, compile the whole through, there is no simulation.
ultrasonicmeter
- ultrasonic meter with srf04 with 7 segments display
multiplier
- 8 bits multiplier module in verilog a[7:0]*b[7:0]=c[8:0] // only use one adder
adder
- adder in verilog only with combinational logic use
pld_Tetris
- 基于FPGA cyclone III EP3C16F484C6的俄罗斯方块游戏。实现双人进行,屏幕倒置,分数显示,vga接口,键盘接口等功能-Tetris game based on FPGA cyclone III EP3C16F484C6 with functions including double players, screen upside down, score, vga and keyboard interface.
