资源列表
test_ddr2_ip
- ddr2 SDRAM 高性能控制器及测试-DDR2 SDRAM High Performance Controller
verilog
- 次doc文档中有ov7660摄像头模块的verilog驱动程序代码,可以实现对摄像头模块的驱动,实现摄像头的相应功能-There are times doc document verilog driver code ov7660 camera module, camera module can be achieved on the drive to achieve the corresponding functions of the camera
ddr3
- VHDL code sample.this files is the VHDL code for using of DDR3 and DDR2 SDRAM.
edge
- fpga边沿中断检测程序,本程序可以用nios II 仿真。-fpga edge interrupt detection procedures, the procedures can be used nios II simulation.
rtc
- NIOS II下进行RTC实时时钟的开发,比较有难度的知识点: 1. PIO的深度应用; 2. C语言中函数指针的应用; 3. DS1302的驱动编写; 4. C语言中程序的模块化书写方式; -NIOS II development for the next RTC real time clock, have more knowledge of difficulty: . 1 PIO depth application 2 Application
quartus_works_first
- 基于verilog语言的,FPGA程序,实现可暂停的计时器与数码管显示功能,计时范围0~99秒,精度0.01秒,在EP1C3T100C8上亲测通过-Based verilog language, FPGA program implementation can pause the timer with digital display function, time range from 0 to 99 seconds, precision 0.01 seconds, measured by the
int
- 通过按键中断来进行电平中断实验,本程序可以使用DEBUG模式进行在线调试-To carry out the experiment through the key level interrupt interrupted, the program can use DEBUG mode for online debugging
quartus_works_second
- 基于verilog语言的,FPGA程序,实现频率计与数码管显示功能,转换频率48M,精度1Hz,量程1Hz~9999Hz,有欠频率和超频率提示,精度与量程可随外部设备改变而改变,在EP1C3T100C8上亲测通过-Based verilog language, FPGA procedures to achieve frequency meter with digital display, switching frequency 48M, precision 1Hz, range 1Hz ~ 99
iic
- 使用的是FPGA单片机 通过IIC总线,对24LC04进行读写实验。写入512btye的数据,前256个数字为0到255,后256个数据为1。然后,将512byte数据读出来并打印。最后,对比数据是否相同,如果有不同,说明读写过程有错误-By using a single-chip FPGA IIC bus read and write on 24LC04 experiments. Write 512btye data, the first 256 digits from 0 to 255, a
flash
- 使用的是FPGA芯片 在NIOS II下进行FLASH实验; 实验内容: 向FLASH中写入100个数,然后再读取并打印出来。 -Using a FPGA chip FLASH experiment conducted under the NIOS II Experiment: The number 100 is written to FLASH, and then read and print them out.
QUARTUS_WORK_FORTH
- 基于verilog语言的,FPGA程序实现电脑与FPGA串口的数字传输,硬件设备为EP1C3T100C8,usb转RS232芯片为FT232BM,-Based verilog language, FPGA program FPGA serial digital transmission of computer and hardware devices to EP1C3T100C8, usb to RS232 chip FT232BM,
jpeg_encoder
- JPEG 编码器IP核,用verilog语言编写,不支持二级采样。-JPEG Encoder IP Core,The core is written in Verilog and is designed to be portable to any target device. This core does not perform subsampling- the resulting JPEG image will have 4:4:4 subsampling
