资源列表
XuLie
- 序列检测机,可检测8位数字序列,米勒型状态机-Sequence detector can detect 8-digit sequence, Miller-type state machine
piccolo
- piccolo 密码算法的Verilog实现-piccolo algorithm
mux21
- 二选一选择器的Verilog的实现。二输入,一片选段。-realization of mux21
mux31
- 三选一选择器的Verilog实现。三个输入端,一个片选端。-realization of mux31 using verilog.
seller_moore
- 用Verilog实现十六进制计数器。内含有整个完整工程。包括tb文件。-realiaztion of timer16 using verilog
timer16
- 十六进制计数器的的Verilog实现。内有整个工程,包括tb文件。仿真可通过-realizaiton of timer16
uart_rx
- 串口接收模块代码,根据设定的串口波特率,可以正确接收串口的数据-Serial receive module code, according to the set baud rate, serial data can be correctly received
practica1
- tester.vhd library IEEE use IEEE.STD_LOGIC_1164.all use IEEE.STD_LOGIC_ARITH.all use IEEE.STD_LOGIC_UNSIGNED.all LIBRARY lpm USE lpm.lpm_components.ALL entity practica1 is port ( RESET : in std_logic clk :
spartan_mig20
- programer for FPGA with spatan
VGA_pic_200x200x3(ok)
- altera 系列FPGA实现的VGA显示8色的图片,调试通过,开发环境quartusii , 语言verilog。-Altera series FPGA to achieve the VGA display 8 color images, debugging through, the development environment QuartusII, language verilog.
DDS(ok)
- 制作ROM正弦表并填充FPGA内部ROM,通过调用内部数据实现正弦波输出,开发环境quartusii , 语言verilog , 调试通过 , 附有modelsim调试结果。-Make ROM sine table and fill the ROM internal FPGA, by calling the internal data to achieve the sine wave output, development environment QuartusII, Language Veri
PCIe
- 使用Altera PCIe IP核,补充PCIe事物层,完成了PCIe设备端硬件设计。Windows和Linux下,安装合适驱动后,可读写PCIe设备。-Use Altera PCIe IP core, supplement PCIe transaction layer, complete PCIe device side hardware design
