资源列表
viterbi-ip-core-using-mothed
- FPGA的Viterbi译码器IP 核的使用说明,简单方便,一目了然。还能进行tcm译码,功能强大呀-Instructions for use of the FPGA Viterbi decoder IP core, easy glance. Can tcm decoding powerful!
Three-eight-decoder
- 可以实现三八译码器功能的verilog代码-Can achieve thirty-eight verilog code decoder function
HY57V641620HG.vp.rar
- Hynix公司8M Byte SDR SDRAM的Verilog语言仿真实现,Hynix' s 8M Byte SDR SDRAM Simulation of the Verilog language
分频器设计
- 设计一个带复位的分频器,输入时钟为60MHz,输出时钟为7.5MHz。
fenpinqisheji
- 设计的是一个带复位的分频器,输入时钟为60MHz,输出时钟为7.5MHz。经过quartusII仿真过了的-The design is a reset of the divider, the input clock is 60MHz, the output clock is 7.5MHz. After quartusII simulation over the
sequence_detector
- 用VHDL语言实现一个序列检测器,检测到规定的序列时输出一高电平-VHDL language used to implement a sequence detector, to detect the sequence provided a high level when the output of
sencond_counter
- 在ise14.7开发环境下,用Verilog编写的秒表程序,其中通过状态机实现数码管的动态显示-In ise14.7 development environment, using Verilog prepared stopwatch program in which the state machine implementation through dynamic digital tube display
verilog
- 经典Verilog源代码,包括加法器,滤波器和qpsk的设计-Classic Verilog source code, including adders, filters and qpsk design, etc. ...
DDR-SDRAM
- 本应用指南描述了在 Virtex™ -4 XC4VLX25 FF668 -10C 器件中实现的 DDR SDRAM 控制器。该实现运用了直接时钟控制技术来实现数据采集,并采用自动校准电路来调整数据线上的延迟。-This application note describes a Virtex ™ -4 XC4VLX25 FF668-10C to implement the DDR SDRAM device controller. The clock control to ach
LED-xianshi---yimaqi
- 7段LED显示译码器的设计 采用文本输入设计方法,通过编写VHDL语言程序,完成7段LED显示译码器的设计并进行时序仿真。 2、 设计完成后生成一个元件,以供更高层次的设计调用。 -7-segment LED display decoder design using text input design method, by writing VHDL language program, complete the seven-segment LED display decoder desig
decoder4_16
- 在文本编辑器下有vhdl语言编写416译码器-In a text editor written in 416 under the decoder vhdl
Verilog
- 基于Verilog HDL的通信系统设计一书的源代码,大家可以下载,参考一下-Verilog HDL-based communication system design of the book source code, you can download, refer to
