资源列表
fifo
- 设计一个同步的双端口fifo ,大小为8*128。-Designing a synchronous dual-port 8* 128 fifo using VHDL.
VHDL-description-
- 2选1多路选择器的VHDL描述四种方法.txt 对于实现同一功能的电路,有不同的描述方法;另一方面,对于既定的电路功能,对应的电路结构不是唯一的,可以对应不同的电路结构,取决于综合器的基本元件库的来源、优化方向和约束的选择。- 2choose 1 multichannel selector VHDL descr iption of four kinds of methods. TXT To realize the same function circuit, there is the
uart
- 基于RS232的串口通信 源代码-UART base on rs232 verilog files
PWM1khz
- PWM 1khz, This code allows select duty cycle using FPGA Switches.
AdderSustract
- Adder-Substracter 4bits This code allows you add four bits variables or substract four bits variables. Include adder module, sbstracter module and mux2-1 module. -Adder-Substracter 4bits This code allows you add four bits variables or substract
Twobits-Adder
- Two bits Adder, this code allows add two bits variables using switches of FPGA, the result is shown in seven segments display. Include seven segments decoder module. The program was verified using BASYS 2 FPGA.
Security-System
- The security system implemented monitors the state of eight doors (open or closed) and shows the state in leds when the selector indicate it. Also the number corresponding to the desired door is shown in a 7seg display.
Frecuency-Divisor
- This code Use the 50 Mhz clock of BASYS 2 FPGA to generate a frecuency divisor (choose the div value using FPGA Switches). The result is shown in two leds to compare, one have a frecency fixed (with out div ) and the secon led showm the div selected
RS485verilog
- 这是用Verilog写的RS485通信程序,可以使用,希望大家能够互相交流,-This is a Verilog writing RS485 communication program, can be used, I hope we can communicate with each other,
H891
- 基于ALTERA的NIOS系统的车载显示系统(车载摄像头和TFT显示器)设计源代码-Car ALTERA NIOS system based display system (car camera and TFT display) design source code
AD9548_Driver155555
- ad9548的详细驱动程序,非常全面,内含有测试图片,与大家交流。-ad9548 driver detailed, very comprehensive, containing the test images to share with you.
ones_counter
- 8bit 的计数器,如文件名所示microprogram_controlled_ones_counter_constraints_ise6_bak。VHDL-8bit counter, as shown in the file name. VHDL
