资源列表
shuzizhong
- 这个是关于用VHDL语言设计出来数字钟的程序,能够实现最基本的功能,对于想学习VHDL语言的人来说,是一个很好练习的例子。-This is about the design using VHDL, digital clock out of the program, to achieve the most basic functions, for people who want to learn VHDL language, it is a good practice example.
test-led
- 流水灯程序,利用了VHDL,虽然程序比较简短,但是,用的还是比较经典的-Light water program, the use of VHDL, although the procedure is relatively short, but with quite classic
div
- verilog任意分频电路实现,仿真效果非常好-div dclk
aa
- 本程序是用Xilinx ISE 软件编写的。它完成了(7,3)码的编码工作。里面有源程序和用于仿真的测试文件-The program is written using the Xilinx ISE software. (7,3) code encoding. Inside source for simulation test file
DSSS-Transmitter
- 北斗定位系统卫星下行信号的基带处理部分——基于FPGA的直接序列扩频发射机的设计与仿真。-Beidou Positioning System satellite downlink of the baseband signal in part- based on direct sequence spread spectrum FPGA Design and Simulation of the transmitter.
MIPS
- 基于VHDL的百万指令处理器(MIPS)设计。-A descr iption of MIPS based on VHDL
fifo
- FIFO源码以及测试文件基于ISE14,Verilog语言编写,全部工程。-FIFO based on source code and test files ISE14, Verilog language, the whole works.
VHDL
- VHDL语言是一种用于电路设计的高级语言。它在80年代的后期出现。最初是由美国国防部开发出来供美军用来提高设计的可靠性和缩减开发周期的一种使用范围较小的设计语言 。-VHDL language is a high-level language for circuit design. It appeared in the late 80' s. Was originally developed by the U.S. Department of Defense for the U.S. mi
encoder_binary
- 一个简单的FPGA实现的编码器,但程序中有详细的说明,并附有测试凳,可以以此为基础设计更复杂的编码器-FPGA realization of a simple encoder, but the procedure described in detail, together with a test bench, you can as a basis for designing more complex encoder
Tutorial09_Clock
- 基于Spartan-3e的数码管显示时钟程序的设计,整个流程讲解详细。-A very important concept in digital design is that of the clock. A clock is used to synchronize systems in digital logic, and provides a convenient way to keep track of real time. Another equally important fact is
mc
- 通过VHDL实现H.264算法中的半像素插值模块。该模块儿可在30个周期内完成一个4x4块的横纵斜插值。-H.264 algorithm by VHDL implementation of the half pixel interpolation module. The module can be in 30 children complete a cycle of vertical and horizontal 4x4 block Xiecha value.
20150608
- 使用VHDL设计双通道高速ADC采集电路,将模拟数据采集,USB发送到计算机- Using VHDL to design a dual channel high-speed ADC acquisition circuit, the analog data acquisition, USB sent to the computer
