资源列表
bch
- Experimental report VHDL VHDL verilog rs flip-flop experiment experimental report VHDL VHDL verilog rs flip-flop experiment
RS(204-188)decoder
- rs_decoder.v(顶层文件), SyndromeCalc.v(计算伴随式), BM_KES.v(BM求解关键方程), Forney.v(Forney算法求误差样值), CheinSearch.v(搜索错误位置),ff_mul.v(有限域乘法)。 ROM及初始化文件: rom_inv.v(求逆运算), rom_power.v(求幂运算); rom_inv.mif(ROM初始化文件), rom_power.mif(ROM初始化文件)。 仿真波形:
VgaChinese
- 在显示器上显示汉字,在FPGA上实现,使用Verilog HDL 设计,完全可是直接使用-on display in Chinese characters, achieving the FPGA, using Verilog HDL design, However, the use of direct completely
sdramctrl2
- sdram controller 2 vhdl
sha-1.rar
- 本算法基于leon2协处理器接口标准,内含testbench,在modelsim中仿真通过,在ise9.2中综合及后仿真通过。,The algorithm is based on the leon2 co-processor interface standard, including testbench, ModelSim simulation in the adoption, in ise9.2 integrated and adopted after the simulation.
Crack_QII8.0
- quartus 8 的内存注册机,已经试验过,非常好用,完全破解。
05_NIOS_SRAM
- 利用FPGA的NIOS 2控制SRAM。FPGA的型号为Altera 的Cyclone 4。-Of FPGA NIOS 2 control SRAM. Altera' s FPGA model for the Cyclone 4.
convert
- convert PicoBlaze instuctions to altera memory file
Crack_QII91
- Quartus_II_9.1破解器.exe-Quartus_II_9.1 cracker. Exe
VGA
- 该项目在VGA显示器上显示8色竖彩条,使用的是verilog HDL语言编写,言简意赅,一目了然-VGA display of the item shown in the 8-color vertical color
half_adder12
- 半加器的源代码,适合初学者上实验课时用-The source code for half adder, the experimental class for beginners on
upscdq
- 充电器,应用电压判断对选择恒压恒流涓流模式进行选择-chongqian
