资源列表
EP2C5T144_VGA
- VGA EP2C5T altera QuartusII VHDL FPGA CPLD passed
PEX8311_test
- PEX 8311 OK PCI e cycloneIII altera quartus FPGA CPLD
TEXIO
- TEXIO study testbench passed VHDL FPGA CPLD simulation Altera quartus
S1_38yima_NEW
- 本次实验主要实现一个 3/8 译码器,在本实验的程序中是由 SW1、 SW2、 SW3 分别对应三位的二进制。 SW3 SW2 SW1 : 所对应数字及二极管 0 0 0 : 0 DD1 0 0 1 : 1 DD2 0 1 0 : 2 DD3 0 1 1 : 3 DD4 1 0 0 : 4 DD5 1 0 1 : 5 DD6 1 1 0 : 6 DD7 1 1 1 : 7 DD8-This experiment mainly to achie
S2_counter_NEW
- 设计一个以十进制为基础的计数器,实现从 0 开始的计数功能;本实验主要是利用开发板上面的数码管实现一个十进制计数器的功能,计数范围0000-9999,可实现循环计数。先输入verilog 程序,然后在 QuartusII 中做波形仿真,通过后下载程序在数码管上查看计数器的功能。-Designing a decimal-based counters, a zero-counting function this experiment is the use of digital control b
S3_SW_PB_NEW
- 设计一个通过按键( PD)和拨码开关( SW)来控制 LED 灯的实验 本实验是利用底板上的按键及拨码开关来实现对 LED 灯的控制,其中对应关系为SW1—SW6 分别对应 DD1—DD6,PD1—PD8 分别对应 DD1—DD8。-Design is controlled by a key (PD) and a DIP switch (SW) LED lamp experiment this experiment is the use of keys and the DIP switch o
vga
- vga This details a VGA controller component that handles VGA signal timing, written in VHDL for use with CPLDs and FPGAs. Figure 1 illustrates a typical example of the VGA controller integrated into a system. As shown, the VGA controller requires a
add
- The circuit 1 in is a 1-bit binary adder with 3 inputs (A, B and Carry-In) and 2 outputs (Sum and Carry-Out).The circuit 2 depends on circuit 1 which create a VHDL file ADD4 which is a 4-bit binary adder built using ADD1 components.
sayeh
- The SAYEH (Simple Architecture, Yet Enough Hardware) is a processor architecture that has been developed by Navabi in [1] for experimental and teaching purposes. As the name implies it is a “simple” architecture but contains sufficient hardware to ma
parkingfee
- 数字系统课程设计-自助停车缴费系统,该程序模拟汽车入库出库,进行计时和计费。-Digital System Design Course- Self-parking payment system, the program simulates a car storage library for timing and billing
CPU
- 完整仿真CPU功能,包括中断功能,查询功能,加减乘除和逻辑运算等。-Complete CPU emulation functions, including interrupt function, search function, arithmetic and logical operations and so on.
xapp1198
- Xilinx V7 FPGA如何利用ARM处理器实现GTX/GTH高速串行接口眼图扫描功能。-Xilinx V7 FPGA how to use the ARM processor GTX/GTH-speed serial interface eye scanning.
